





## **RESTRICTIVE NOTICE**

This manual is intended to inform the reader regarding the general construction, operational characteristics, and capabilities of the AN/UYK-20 computer. It should not, however, be considered as an equipment specification, and Sperry Univac in no way warrants the accuracy or completeness of the manual for procurement purposes. Products and services described herein are available for sale only to the federal government of the United States of America or its designees.

# AN/UYK-20

TECHNICAL DESCRIPTION

# SPERRY

# TABLE OF CONTENTS

| INTRODUCTION                              |  |  |  |  |  |  |  |  |  |  |  |
|-------------------------------------------|--|--|--|--|--|--|--|--|--|--|--|
| AN EXCELLENT LONG-TERM INVESTMENT         |  |  |  |  |  |  |  |  |  |  |  |
| REAL-TIME APPLICATIONS                    |  |  |  |  |  |  |  |  |  |  |  |
| Shipboard Defense Systems Applications    |  |  |  |  |  |  |  |  |  |  |  |
| Communications Systems                    |  |  |  |  |  |  |  |  |  |  |  |
| Signal Processing                         |  |  |  |  |  |  |  |  |  |  |  |
| Control Systems                           |  |  |  |  |  |  |  |  |  |  |  |
| Other AN/UYK-20 Applications              |  |  |  |  |  |  |  |  |  |  |  |
| SPECIFICATIONS AND FEATURES               |  |  |  |  |  |  |  |  |  |  |  |
| MODULAR ARCHITECTURE                      |  |  |  |  |  |  |  |  |  |  |  |
| CONCEPTION                                |  |  |  |  |  |  |  |  |  |  |  |
| CONSTRUCTION                              |  |  |  |  |  |  |  |  |  |  |  |
| MAINTAINABILITY                           |  |  |  |  |  |  |  |  |  |  |  |
| FUNCTIONAL ARCHITECTURE                   |  |  |  |  |  |  |  |  |  |  |  |
| Main Memory                               |  |  |  |  |  |  |  |  |  |  |  |
| Memory Interface                          |  |  |  |  |  |  |  |  |  |  |  |
| DMA Interface Capability                  |  |  |  |  |  |  |  |  |  |  |  |
| Memory Address Allocations                |  |  |  |  |  |  |  |  |  |  |  |
| Memory Addressing                         |  |  |  |  |  |  |  |  |  |  |  |
| NDRO Memory Feature                       |  |  |  |  |  |  |  |  |  |  |  |
| Input/Output Controller                   |  |  |  |  |  |  |  |  |  |  |  |
| General Registers                         |  |  |  |  |  |  |  |  |  |  |  |
| Program Address Register                  |  |  |  |  |  |  |  |  |  |  |  |
| Real-Time Clock and Monitor Clock Feature |  |  |  |  |  |  |  |  |  |  |  |
| Breakpoint Feature                        |  |  |  |  |  |  |  |  |  |  |  |
| Power Failure Protection Feature          |  |  |  |  |  |  |  |  |  |  |  |
| Status Register                           |  |  |  |  |  |  |  |  |  |  |  |
| FUNCTIONAL OPERATION                      |  |  |  |  |  |  |  |  |  |  |  |
| Computer Status Control                   |  |  |  |  |  |  |  |  |  |  |  |
| Instructions                              |  |  |  |  |  |  |  |  |  |  |  |
| Math Pac Option                           |  |  |  |  |  |  |  |  |  |  |  |
| Instruction Addressing                    |  |  |  |  |  |  |  |  |  |  |  |
| Double-Length Operands                    |  |  |  |  |  |  |  |  |  |  |  |
| Instruction Word Formats                  |  |  |  |  |  |  |  |  |  |  |  |
| Floating-Point Operands                   |  |  |  |  |  |  |  |  |  |  |  |
| Interrupts                                |  |  |  |  |  |  |  |  |  |  |  |
| Interrupt Processing                      |  |  |  |  |  |  |  |  |  |  |  |

# TABLE OF CONTENTS (CONT.)

# FUNCTIONAL OPERATION (CONT.)

| IOC Instruction Execution               |     |     |     |    |     |    |    |    |    |    |   |   |  |   | 21  |
|-----------------------------------------|-----|-----|-----|----|-----|----|----|----|----|----|---|---|--|---|-----|
| Parallel Input Interface Communication  |     |     |     |    |     |    |    |    |    |    |   |   |  |   | 21  |
| Parallel Output Interface Communication |     |     |     | •  |     |    |    |    |    |    |   |   |  |   | 21  |
| Intercomputer Communication             |     |     |     |    |     |    |    |    |    |    |   |   |  |   | 21  |
| Peripheral Input Channel                |     |     |     |    |     |    |    |    |    |    |   |   |  |   | 21  |
| MIL-STD-188C, VACALES and EIA-STD       | -RS | 523 | 320 | CS | eri | al | Ch | an | ne | ls |   |   |  |   | 22  |
| Serial Channel Interrupts               |     |     |     |    |     |    |    |    |    |    |   |   |  |   | 22  |
| NTDS Serial Channel Communication .     |     |     |     |    |     |    |    | •  |    |    |   |   |  |   | 22  |
| Command Instruction                     |     |     |     |    |     |    |    |    |    |    |   |   |  |   | 22  |
| Program Chaining                        |     |     |     |    |     |    |    |    |    |    |   |   |  |   | 23  |
| Externally Specified Addressing (ES     | A)  |     |     |    |     |    |    |    |    |    |   |   |  |   | 24  |
| Master Clear                            |     |     |     |    |     |    |    |    |    |    |   |   |  |   | 24  |
| Control and Maintenance Panel .         | •   | •   | •   | •  | •   |    | •  | •  | •  |    | • | • |  | • | 25  |
| APPENDIX A – REPERTOIRE OF INSTRUCTION  | ٩S  |     |     |    |     |    |    |    |    |    |   |   |  |   | A-1 |

## LIST OF ILLUSTRATIONS

| Figure No. | Titles                                 | Page |
|------------|----------------------------------------|------|
| 1          | AN/UYK-20 Computer                     | . 2  |
| 2          | Functional Architecture                | . 4  |
| 3          | AN/UYK-20 Modular Architecture         | . 5  |
| 4          | Printed Circuit (PC) Card              | . 5  |
| 5          | Power, External RTC and I/O Connectors | . 5  |
| 6          | Computer Opened To Show Construction   | . 6  |
| 7          | IOC-Peripheral Equipment Interface     | . 8  |
| 8          | MIL-STD-188C and VACALES Interface     | . 8  |
| 9          | EIA-STD-RS232C Interface               | . 8  |
| 10         | NTDS Serial Channel Interface          | . 9  |
| 11         | Status Register No. 1 Format           | . 12 |
| 12         | Instruction Word Formats               | . 14 |
| 13         | Memory Address Generation              | . 16 |
| 14         | Status Register No. 2 Format           | . 18 |
| 15         | Indirect Word Interpretation           | . 18 |
| 16         | Interrupt Entrance Address Index       | . 21 |
| 17         | Serial Channel Interrupt Word Format   | . 22 |
| 18         | I/O Channel Control Memory             | . 24 |
| 19         | Control Panel                          | . 25 |
| 20         | Maintenance Panel                      | . 25 |

# LIST OF TABLES

| Table No. | Title                                     | Pag | <u>g</u> e |
|-----------|-------------------------------------------|-----|------------|
| 1         | Assigned Memory Addresses                 |     | 7          |
| 2         | Typical I/O Transfer Rates                | . 1 | 1          |
| 3         | Condition Code Indications                | . 1 | 3          |
| 4         | Repertoire of Instructions                | . 1 | 5          |
| 5         | Interrupt Priority                        | . 2 | 0          |
| 6         | IOC Instruction List                      | . 2 | 3          |
| 7         | Control Panel Controls and Indicators     | . 2 | 6          |
| 8         | Maintenance Panel Controls and Indicators | . 2 | 8          |

#### AN/UYK-20X(V) 60 Hz Equipment Identification

Description

#### Government Identifier

#### AN/UYK-20X(V) Data Processing Set CY-7446/UYK-20X(V) Electrical Equipment Cabinet CP-1189(V)/UYK-20X(V) Processor-Verifier Unit C-9675/UYK-20X(V) Control-Monitor C-9670(V)/UYK-20X(V) Core Memory-Control Unit PP-7109/UYK-20X(V) Power Supply 3 phase, 115 volt PP-7110/UYK-20X(V) Power Supply 3 phase, 208 volt PP-7111/UYK-20X(V) Power Supply 1 phase, 115 volt

#### AN/UYK-20(V) 400 Hz Equipment Identification

| AN/UYK-20(V)         | Data Processing Set            |
|----------------------|--------------------------------|
| CY-7445/UYK-20(V)    | Electrical Equipment Cabinet   |
| CP-1188(V)/UYK-20(V) | Processor-Verifier Unit        |
| C-9674/UYK-20(V)     | Control-Monitor                |
| C-9531(V)/UYK-20(V)  | Core Memory-Control Unit       |
| PP-7032/UYK-20(V)    | Power Supply 3 phase, 115 volt |
| PP-7107/UYK-20(V)    | Power Supply 3 phase, 208 volt |
| PP-7108/UYK-20(V)    | Power Supply 1 phase, 115 volt |

#### AN/UYK-20(V) and AN/UYK-20X(V) Equipment Identification

| MK-1693/UYK-20(V)<br>MK-1694/UYK-20(V)<br>MK-1695/UYK-20(V)<br>MK-1718/UYK-20(V)<br>MK-1719/UYK-20(V)<br>MK-1720/UYK-20(V)<br>MK-1721(V)/UYK-20(V)<br>MK-1723(V)/UYK-20(V)<br>MK-1724/UYK-20(V)<br>MK-1806/UYK-20(V) | -15V (Slow) Interface Kit<br>-3V (Fast) Interface Kit<br>+3.5V (Fast) Interface Kit<br>EIA-STD-RS232 Synchronous Serial Interface Kit<br>MIL-STD-188C Synchronous Serial Interface Kit<br>NTDS Fast Serial Interface Kit<br>MIL-STD-188C Asynchronous Serial Interface Kit<br>EIA-STD-RS232 Asynchronous Serial Interface Kit<br>Micromemory Program Kit<br>Electronic Equipment Maintenance Kit<br>VACALES Serial Interface Kit |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| MU-604-UYK-20(V)                                                                                                                                                                                                     | Core Memory Unit                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |



# THE AN/UYK-20(V) COMPUTER

#### INTRODUCTION

The AN/UYK-20(V) is a general purpose, militarized computer with a wealth of computing power in a small, ruggedized package. It is designed to meet the requirements of small and medium sized applications in shipboard, mobile shelter or other military environments.

A choice of configurations are offered which encompass a variety of applications. A small configuration can grow with optional functions that increase efficiency and versatility. Most other options can be added in the field by simply incorporating printed circuit cards or memory modules to the basic unit. Hence, current and near-future applications can define an initial configuration. Features to enhance processing and input/output capabilities or to meet requirements of system growth may be added in modular form.

Modularity, versatility and serviceability are design features to make it adaptable to the various current and future applications of the armed forces and other Government agencies. Each off-the-shelf unit manufactured by Sperry Univac is wired to accommodate currently offered optional features and also to allow for future enhancements or changes. The computer incorporates a 750 nanosecond core memory and an exceedingly flexible microprogrammable control section. These features provide a very fast computing capability as well as affording a basis for tailoring functional operations to specific or unique applications.

#### AN EXCELLENT LONG-TERM INVESTMENT

Expansion of functional capability may be accomplished by adding features because any version of the computer contains features that are a subset list of those in a maximum configuration.

A data processing system with a high performance/cost ratio is attainable when the AN/UYK-20

serves as a foundation. Simplicity and compatibility, combined with functional and physical flexibility, characterize the AN/UYK-20 in all of its available configurations. Simplicity, which is accomplished by the power and flexibility of the AN/UYK-20 instructions, provides simple and efficient program generation and implementation. This high quality and maintainable computer, characteristic of Sperry Univac products, will provide the faithful and dependable service expected in a militarized processing system. Reliability and maintainability, two attributes of excellence historically demonstrated in Sperry Univac products, are incorporated in the design and development of the AN/UYK-20. The input/output capabilities offer a wide interface potential that include byte, whole or dual word parallel transfers, serial transfers, internally controlled buffers, peripheral equipment selection and various interface signal levels and transfer speeds.

#### **REAL TIME APPLICATIONS**

Functional characteristics of the AN/UYK-20 make it as ideally suited to dedicated real-time applications as to the performance of stand-alone and distributed process systems. A hardware initiated, multilevel interrupt processing capability provides efficient and rapid parameter manipulation and preparation prior to the actual interrupt servicing. Overhead functions normally performed by interrupt processing routines are thereby decreased and faster response time is achieved. The processing efficiency obtainable with the use of the general purpose registers and related instructions provides the capability to meet the high data rate environments encountered in time-critical, realtime systems associated with fire control radar. telemetry or on-line process control applications and real-time systems associated with communications, display controlling or data systems.

#### Shipboard Defense Systems Applications

Processing all raw data available from a task force and a ship's systems is a huge assignment for a command and control (C&C) system. The AN/UYK-20 can be utilized very effectively in reducing this burden by absorbing specific data reduction and related overhead tasks in the system.

Functionally a tactical data system coordinates the collection of data from many sources including sonar, radar, IFF and passive detection apparatus communication links. It coordinates all data with ship systems status and navigation information, prepares a clear picture of the tactical situation to aid a decision making process and communicates the decisions to applicable and available action systems and personnel.

The AN/UYK-20 implemented as a pre-processor has the calculating speed and data handling characteristics to reduce large volumes of raw data to usable values and arranging them in a format acceptable to the C&C computer for direct integration into the total system.

#### **Communications Systems**

The AN/UYK-20 with the I/O controller and its bit and byte manipulation instruction repertoire is ideally suited to communications applications. The serial I/O channels provide great flexibility for handling both synchronous and asynchronous communications lines in a wide range of rates. Network control, store and forward, and line concentration functions are readily implemented through the incorporation of the AN/UYK-20 in a communications system. Its inherent reliability insures continuous, effective service in these applications.

#### Signal Processing

A major military application is processing radar, sonar and beacon signals. In this application, the systems provide a continual input of data in a realtime environment. High rate processing and fast reaction time is required to determine targets, direction, distance and other information. This critical time data processing task is handled easily by the AN/UYK-20. Its comprehensive and flexible instruction set executed by the fast central processor section, its programmable real-time clock, and the high-speed, hardware-initiated, interrupt structure provide the capability to perform the complex computations in real-time. Direct access to memory for real-time data input and/or output is accomplished by the very fast, programmable input/output section or externally controlled direct memory access (DMA) option.

#### **Control Systems**

In addition to weapons control systems, other control systems normally found include air traffic, radar, electronic countermeasures and navigation. Complex control systems, as with signal processing, require high computational capabilities. While the quantity of input data is lower, input is received from more than one source. Here again the AN/ UYK-20 qualifies for this application. The number of input/output channels can be expanded as required by plug-in units. Complex computations required for commanding the system are accomplished with programs that utilize the fast, general registers and the associated single and doubleprecision arithmetic.

#### Other AN/UYK-20 Military Applications

- Message Handling receiving, logging and forwarding
- Fire Control
- Navigation
- Management Information
- Telemetry
- Communication Links
- Radar Processing
- Data Reduction
- Sensor Processing
- Range Tracking
- Logistics



Figure 1. AN/UYK-20 Computer

# THE AN/UYK-20(V) COMPUTER

SPECIFICATIONS AND FEATURES

#### SUMMARY OF STANDARD FEATURES

Militarized Construction; MIL-E-16400 General Purpose, 16-bit digital computer Physically and functionally modular and expandable MSI components Micro program control Integral blowers and power supplies 19-inch rack mountable Front access for maintainability Plug-in options

#### Central Processor

Microprogrammed controller Two's complement arithmetic 4-bit, 8-bit, 16-bit and 32-bit operands 16 high speed general purpose registers 2 program status registers 3-level interrupt processing (hardware serviced) 16-bit and 32-bit instructions Basic instructions - 5 formats Sample execution time Shift 1.0 microsecond Add .84 microseconds Multiply 3.6 microseconds Divide 6.8 microseconds Direct addressing to 65K words Relative addressing to 1024 word pages Indexing via general registers Cascaded indirect addressing

Relative addressing by page Power Fault/Auto-restart Real-time clock and monitor clock Bootstrap NDRO (read only) memory

#### Main Storage

Expandable — 8K to 65K words in 8K increments 16-bit words Read/Restore cycle time — 750 nanoseconds Asynchronous timing

#### Input-Output Controller

Up to 32 program initiated input/output chains I/O instruction repertoire — same format as CP Full Duplex input/output channels Control memory for each channel Up to 16 channels (combination serial and parallel) Parallel channels: Expandable in 4 channel groups

Serial channels: Expandable in 2 or 4 channel groups

#### PHYSICAL

Temperature Range Operating: 0°C to 50°C Storage: -62°C to +75°C Relative Humidity: to 95% Size (inches); maximum Height: 20 Width: 19 Depth: 24 Pass through 25 inch hatch Weight: 220 pounds maximum

#### **Primary Power**

115 or 208 volts 1000 watts (maximum configuration)

#### ENHANCEMENT OPTIONS

Features of the AN/UYK-20 computer provide functional adaptability for many application requirements. Available options increase its capacity, enhance its flexibility, and provide functions required by certain applications. The following options may be selected for the UYK-20 and may be added without wiring or cabinet changes by plugging the required module into the basic computer unit.

#### **Central Processor**

Additional 16 general register (maximum of 32 registers). Additional micromemory - 512 words. (Customer defined) Customer defined Bootstrap NDRO programs. Math Pac functions Square root Trigonometric and hyperbolic vector and rotate Floating point arithmetic Double precision multiply and divide.

#### Main Memory

Memory Size: 8,192 word increments to 65,536 total Direct Memory Access (DMA) interface.

#### Input/Output Controller

A maximum of 16 input/output channels are available in groups as follows:

#### Parallel Channels in 4 Channel Groups

Types:

-3 Volt NTDS interface (fast) -15 Volt NTDS interface (slow) +3.5 Volt ANEW interface

#### Modes:

8-bit byte, 16-bit word, or 32-bit dual channel transfers.
Dual channel operations on two 4-channel groups (0 and 1) or (2 and 3) having the same interface types.
Normal transfers available on single or dual channels.
Externally specified addressing (ESA) operation on dual channels
Intercomputer operation on single or dual channels.
Peripheral input simulation on single channel. (NTDS slow interface)

#### Serial Channels in 2 Channel Groups

 MIL-STD-188C characteristics/EIA-STD-RS232C characteristics
 Synchronous – to 9600 bits per second
 Asynchronous – 75, 150, 300, 600, 1200 or 2400 bits/ second (any four may be obtained by the option) program controlled selection.
 Character size: Synchronous or asynchronous – 5, 6, 7 or 8 level (program controlled selection)
 NTDS serial interface characteristics Intercomputer operation on single or dual channels Peripheral input simulation on single channel. (NTDS slow)

#### Serial Channels in 4 Channel Groups

VACALES Synchronous — to 9600 bits per second Character size — 1-16 bits under program control

#### **Power Supply Input Power**

3 phase 208 volt, 60 Hz or 400 Hz 3 phase 115 volt, 60 Hz or 400 Hz 1 phase 115 volt, 60 Hz or 400 Hz

#### MODULAR ARCHITECTURE

Functionally, the AN/UYK-20 architecture is organized around a microprogrammed controller and a two-bus data exchange structure. The various functional elements accept bit configurations from the source bus, interpret and manipulate them, and when appropriate, return bit-configured information to the bus for acceptance by another functional element. The second or destination bus provides an additional communication path between the arithmetic and logic unit and the various registers and allows the system to overlap functions. This architectural technique increases processing speed and allows great flexibility in tailoring a system to meet the requirements to special applications. (See Figure 2.)

AN/UYK-20 is entirely modular. It is in complete compliance with the modularity requirements of MIL-E-16400. The base module of the computer is

the cabinet. As shown in Figure 3, the Central Processor/Input-Output Controller (CP/IOC) chassis, memory, power supply, maintenance panel, and operator panel are basic components of the computer.

Sperry Univac uses MSI devices for the AN/UYK-20 logic. The basic replaceable logic unit is a printed circuit card heavily populated with MSI devices. (See Figure 4.) MSI devices combine the flexibility of discrete-component design and the economy, compactness and reliability of large-scale integration. This reduces cost, physical volume and power requirements and also increases circuit speeds. Figure 4 is photo of large and small cards. Plug-in, printed wiring cards are directly inserted into the CP/IOC chassis. Plug-in core matrix boards and printed wiring control boards are directly inserted into the memory module. Careful design of circuits, selection of components and the self contained cooling system assure circuit reliability.



Figure 2. Functional Architecture





Figure 3. AN/UYK-20 Modular Architecture

Figure 4. Printed Circuit (PC) Card

# CONSTRUCTION

Physically, the functional units are assembled in a cabinet that is constructed from aluminum channel and aluminum sheet and braced to provide structural rigidity. One cooling air inlet is located in the door of the cabinet and the two air exhausts are provided on the left side of the cabinet. Provision has been made in the base for a free-standing mount as well as mounting within a standard 19-inch rack. The front cover incorporates a rugged hinge and latch system that provides a uniform high clamping pressure against the cabinet opening. Gasketing around the periphery of the front cover provides for EMI and mositure sealing. A maintenance panel is located on the outside.

The rear of the cabinet contains the I/O connector panel, a power connector and its attendant filter assembly, the DMA and external real-time clock jacks.

The cabinet top is a separate panel which is bolted in place and can be replaced with a water cooled heat exchanger if such a feature were to be required.



Figure 5. Power, External RTC and I/O Connectors

All assemblies have been designed to be repairable in an emergency situation. The only fixed or chassis mounted components are the cooling fans, power line filters and the control/maintenance panel switches and indicators. The assembled computer is shown in Figure 6.



Figure 6. Computer Opened to Show Construction

Optional features offered require only the removal, insertion or substitution of plug-in modules. The AN/UYK-20 is wired for the maximum configuration which includes:

- 65,536 word memory
- 192 word NDRO memory
- 16 input/output channels consisting of any combination of parallel and serial channels, parallel channels in groups of four and serial channels in groups of two or four.
- Direct memory access
- 32 general registers
- Real-time clock and monitor clock
- 512 words of user defined micromemory
- Connectors mounted in accordance with MIL-F-18870.
- MATH PAC

Removal or addition of all options is permitted within the constraints of this maximum configuration. Design and construction of the AN/UYK-20 is centered around a selection of high quality components and precise manufacturing processes. Sperry Univac experience in producing equipment for defense systems that are used in military environments provides the techniques for building exceptional quality into the manufactured product. Components selected and assembled under Sperry Univac's quality assurance program produces equipment that operates reliably in adverse environments. This same high quality is a characteristic maintained in all modules of the computer, thereby assuring high reliability for any configuration.

#### MAINTAINABILITY

Accessibility to replaceable items, easy testing and quick malfunction localization are essential to good and efficient maintenance. Sperry Univac design includes these features. The lowest recommended maintenance level is the printed circuit card. When the cabinet front is opened the maintenance panel is exposed and the memory stacks open out on their hinged supports. Test points are exposed. Printed circuit card modules are accessible for removal or insertion. Any card is removable with a simple tool. Each card has its unique, labeled, keyed position and is guided so that it is aligned properly to the female connector when inserted. Circuits in the memory chassis are accessible from the front of the cabinet. Removing the memory chassis air intake grille exposes the memory chassis circuit boards. After circuit malfunctions have been localized, the memory assembly and logic boards can be pulled out of their slide mountings for replacement. Memory stacks and power supplies can be removed and replaced with simple tools.

Maintenance diagnostic routines for quick malfunction localization are available as built-in and program loaded routines. The built-in microcoded diagnostic routine tests the basic micro instructions, control memory, I/O, lower 8K of memory, I/O instructions and the emulate instruction. The program loaded diagnostic routines are more comprehensive and can be loaded from external memory into computer memory as needed.

#### FUNCTIONAL ARCHITECTURE

#### Main Memory

Main memory is an assembly of up to eight 8192 sixteen-bit word boards of magnetic core storage with a 750-nanosecond read-write cycle time. One such board, with its reading, writing, and addressing circuits, is the basic increment for memory size selection and expansion.

#### **Memory Interface**

A single memory interface handles the transfer of information between the processor and main memory and between the memory and the IOC. The input and output functions that are carried out by the IOC are transferred through this interface. Also, access to the NDRO (bootstrap) memory is made through the interface. All 65,536 words of memory may be directly addressed by both the IOC and processor.

#### **DMA Interface Capability**

The computer design permits the addition of a direct memory access (DMA) capability. This option allows a customer-provided external controller to read from and write into main memory. The option provides a second memory interface in addition to the normal processor-to-memory interface which remains unchanged.

Overall processing throughput can be increased by incorporating the DMA feature which provides an additional access port to each of the two 32K memory banks. This option adds up to 65 nanoseconds per memory reference but allows an external device to communicate with one memory bank during the same time period the CP/IOC communicates with the other. Thus, special purpose equipment, that requires a direct access to memory, can be utilized in the UYK-20 system because it need not share memory time with the running program. The two ports in each memory bank operate on a priority basis. Simultaneous requests for memory access by the CP/IOC and the DMA user are separated to give priority service to the CP/IOC port. Any device connected to a DMA port must have its own matching memory interface logic.

#### Memory Address Allocations

Main memory is used for storage of programs, constants, and data. Relative addressing to 1024 word pages is a built-in feature to aid in the development of relocatable software. All locations are accessible to the programs at random and to all sections of the computer. Some locations are given special assignments which programs must respect and provide for their contents. These assigned addresses may be used for general storage when the feature associated with the assignment is not implemented. Table 1 lists the assigned octal addresses.

TABLE 1. ASSIGNED MEMORY ADDRESSES

| Assignment                               | Addresses (octal) |
|------------------------------------------|-------------------|
| NDRO Memory                              | 00-77 and 300-477 |
| For Processing                           |                   |
| Class III Interrupts                     | 110-117           |
| Class II Interrupts                      | 120-127           |
| Class I Interrupts                       | 130-137           |
| For IOC Operation                        |                   |
| Command Cells                            | 140-141           |
| External Interrupt<br>Word Storage (IOC) | 200-217           |

#### Memory Addressing

All locations in main memory up to 65,536 words are directly addressable by the central processor and input/output controller. Both the sequential and random access methods are employed. Addresses are specified relative to 2000g word pages. The lower order ten-bits of the relative address specify the address of a word within a 2000g word page of main memory. The most significant six bits (index) select one register, from a group of 100g page address registers (00-778), that contains the base address of a specific 2000g word page within main memory. Figure 13 illustrates the final address generated from the two fields of the relative address. Any operation that stores a word in main memory also sets the most significant bit of the page register that was used in generating the memory address.

#### COMPUTER TO PERIPHERAL EQUIPMENT INTERFACE (BIT-PARALLEL TRANSFERS)











) RS232C TERMINOLOGY

\*PROGRAM CONTROLLED LINES ARE ASSIGNED FUNCTIONS ACCORDING TO THE NEED OF THE PARTICULAR DEVICE CONNECTED TO THE CHANNEL.





#### ARROWHEADS SHOW DIRECTION OF TRANSMISSION



| 3 BIT CONTROL FRAME                       | 3         | 2 | 1     | <-BITS TRANSMITTED               |
|-------------------------------------------|-----------|---|-------|----------------------------------|
|                                           |           |   | S     | YNCHRONIZING BIT ALWAYS = 1      |
| (                                         | ີຸ        | 0 | ⇒     | NOT USED                         |
|                                           | 0         | 1 | ⇒     | INPUT DATA REQUEST (IDR)         |
| S INFOT REDUEST CONTROL FRAME             | 1         | 0 | ⇒     | EXTERNAL INTERRUPT REQUEST (EIR) |
|                                           | 1         | 1 | ⇒     | IDR AND EIR                      |
|                                           | 1         |   |       |                                  |
| <sup>(3)</sup> INPUT ENABLE CONTROL FRAME | <b>'1</b> | 1 | ⇒     | INPUT DATA ENABLE (IDE) AND      |
|                                           |           |   |       | EXTERNAL INTERRUPT ENABLE (EIE)  |
|                                           |           |   |       |                                  |
| (                                         | 0         | 0 | ⇒     | NOT READY                        |
| (4) OUTPUT REQUEST CONTROL ERAME          | i O       | 1 | ⇒     | OUTPUT DATA REQUEST (ODR)        |
|                                           | <b>1</b>  | 0 | ⇒     | EXTERNAL FUNCTION REQUEST (EFR)  |
| (                                         | 1         | 1 | ⇒<br> | ODR AND EFR                      |
| (5) OUTPUT ENABLE CONTROL EDAME           | ' 1       | 1 | _     |                                  |
| UUTPUT ENABLE CONTROL FRAME               | I         | 1 | -     |                                  |
|                                           |           |   |       | EXTERNAL FUNCTION ENABLE (EFE)   |
|                                           |           |   |       |                                  |

Figure 10. NTDS Serial Channel Transmissions

#### **NDRO Memory Feature**

A block of 192 nondestructive readout (NDRO) memory words is provided in the CP. The programs contained in the NDRO memory are fixed at the time of manufacture by the ordering document and cannot be changed by computer read and write operations. The NDRO memory can be changed in the field by a simple and easy card replacement. Addresses assigned to NDRO memory (octal locations 00 through 77 and 300 through 477) parallel similarly numbered relative main memory addresses. A specific bit in status register #1 controls the access to NDRO memory or to corresponding locations in main memory (see Table 1).

NDRO memory is a convenient storage for programs that will always be available to the computer. These might include an initial load routine which loads a program and checks the validity of the program load and an inspect and change routine.

#### Input/Output Controller

An input/output controller (IOC) relieves the central processor of the computer-peripheral communication burden and permits integrating the AN/UYK-20 into a system that has an input/ output equipment complex established. When an input or output related function is required, the main program initiates an I/O chain that performs the input or output operations according to a stored program defined for the specified channel.

The IOC communicates with external units in the system over the IOC-Peripheral equipment interface (see Figures 7, 8, 9 and 10) and with memory on the CP/IOC-memory bus.

Each IOC-peripheral equipment parallel interface consists of one input channel and one output channel connected to the external device by two respective cables. Output channels are used to transmit data and external functions (or commands) to the peripheral device. Input channels are used to receive data or interrupt codes from the external device.

The complete IOC-peripheral equipment parallel interface has 1, 2, 3, or 4 groups of 4 input and 4 output, 16-bit channels. An 8-bit byte, 16-bit word

or a 32-bit double word, parallel interface can be utilized for data transfers. The 32-bit parallel transfers use two 16-bit channels (n and n + 4) where n = 0.3, 10-13 in a dual channel communication mode. All input/output activity is asynchronous, and the timing is dependent on the speed of the peripheral device compatible with MIL-STD-1397. Serial interfaces for communication circuits are available in asynchronous and synchronous channels. The IOC performs the necessary serial-to-word and word-to-serial conversions. Serial channels designed to the EIA-STD-RS232C, MIL-STD-188C or NTDS serial in MIL-STD-1397 are available in 2-channel groups while the VACALES interface is available in 4-channel groups.

Interface voltage levels on parallel transfer channels can be supplied in a -15 volt level, a -3 volt level or a +3.5 volt level. See Table 2 for transfer rate.

The memory interface provides the IOC with an access to memory on a time-share basis with the CP. Priority is given to the IOC in case of simultaneous requests.

#### **General Registers**

The standard central processor has one set of 16, high speed, 16-bit, general purpose registers designated  $R_0$  through  $R_{17}$  (octal) and an instruction set tailored to their manipulation. A second set of 16 general registers is optional. The general registers provide for extrememly rapid processing of parameters or data by decreasing the number of required main memory references. Contents of any number of registers in a set can be changed by one simple instruction which saves program space and 50% of the time to execute the load and store process. With the availability of such registers, programs can be constructed with a greater proportion of single word (RR format) instructions which decreases both program storage space and program execution time.

A general register can be used as 1) an accumulator for arithmetic, shift, and logical functions; 2) an index register for address and operand modification; and/or 3) a temporary storage location for addresses, operands, etc.

| PARALLEL CHANN                                      | NELS          | (words pe                            | r sec per group) |  |  |
|-----------------------------------------------------|---------------|--------------------------------------|------------------|--|--|
| Interface &<br>Voltage (Type)                       | 0             | UTPUT                                | INPUT            |  |  |
| -15 NTDS single channel                             |               | 31K                                  | 27K              |  |  |
| -15V NTDS dual channel (32-bit)                     |               | 30K                                  | 26K              |  |  |
| +3.5 ANEW and<br>-3.0 NTDS single<br>channel        |               | 137K                                 | 159K             |  |  |
| +3.5 ANEW and<br>-3.0 NTDS dual<br>channel (32-bit) |               | 123K                                 | 135K             |  |  |
| NTDS SERIAL CHA<br>125,000 32-bit word              | NNE<br>ls/sec | EL<br>·                              |                  |  |  |
| EIA-STD-RS 232C,<br>SERIAL CHANNEL                  | MIL-<br>.S (  | STD-188C<br>Bits per se              | & VACALES<br>c)  |  |  |
| Asynchronous chann                                  | nel           | 2,400, 1,200, 600,<br>300, 150 or 75 |                  |  |  |
| Synchronous channe                                  | els           | up to 90                             | 500              |  |  |

#### TABLE 2.TYPICAL I/O TRANSFER RATES

The word format and the operation code of an instruction, that requires a general register reference, define the use of the register; one or both register designator fields (a, m) in that instruction select the register or registers in a set.

When the second general register set is included in the processor a program-controlled 1-bit field in a status register selects the set that is used for processor operations. The additional general register set provides greater freedom and increased processing speeds in applications that employ heavy interrupt processing and those that utilize the multi-programming technique. Programs that are called repeatedly for operation, and those in applications requiring rapid task changes (i.e., switching from one to another) can be more independent when a second set is available. An executive program, for example, that is assigned a set for its own use, need not store the contents of general registers used by worker programs every time it assumes control or when it is requested to process an interrupt.

# Program Address Register

The program address register, P, holds the address of the next instruction to be executed in a program sequence. Its contents are advanced by one each time a single-length (16-bit) instruction is executed and by two for a double-word instruction. Instructions that cause program transfers (jumps) load the P-register with the entry address of the program that receives control. The variety of ways the P-register contents can be manipulated by instructions provides for efficient program segmentation and for effective use of re-entrant routines.

### **Real-Time Clock and Monitor Clock Feature**

The RTC-MON clock feature provides two, program-controlled interrupts via two high-speed registers; one 32-bit register used as RTC count-up storage and the other a 16-bit register as MON clock count-down storage. This feature and associated controlling instructions are useful for program timing and for synchronizing program segments with real-time events. A 1 Khz RTC oscillator, which has an accuracy of  $\pm 2$  Hz in 10 seconds, runs continuously and controls the counting speed of both registers. An external clock oscillator with a frequency in the 0 to 50 Khz range may be used instead of the internal oscillator.

# **Breakpoint Feature**

A convenient debugging aid is a breakpoint register that can be loaded and controlled manually by the operator. Breakpoint is a function that stops the computer when it encounters a read or write reference to an address that matches the entry in the breakpoint register. The operator identifies the breakpoint register function as a read operation or as a write operation, or both, by setting two toggle switches on the operator/maintenance panel.

#### **Power Failure Protection Feature**

The power fault and automatic recovery feature provides a systematic and safe shut-down and

recovery capability in the event that any power to modular sections falls below an operable level. Sensors monitor the power supply voltage and when an "out-of-tolerance" voltage is detected, a voltage out signal is generated. When the CP senses the voltage out signal, it generates a power fault interrupt, suspends the normal program sequence, transfers control to the user's software power fault interrupt routine and allows a minimum of 250 microseconds to arrive at an orderly termination. The power fault interrupt routine should store the contents of all working registers and terminate in a jump instruction (operation code 40 RX format, a=6 and m=0) that jumps to itself as long as the voltage "out of tolerance" signal is present. After the signal is removed (power returns to normal), the instruction allows the routine to continue and to restore the working registers and then return control to the program that was interrupted.

If the power continues to drop below operating limits, a CP master clear results in a shut down. When power is reapplied and the AUTO START is selected, the CP generates an auto start signal that causes execution of the instruction located at address 000 of the NDRO memory.

The automatic shut-down and recovery routine is a user's software responsibility but should normally perform as described and also be compatible with the Class I interrupt codes assigned.

#### **Status Register**

Status register #1 is a 16-bit, high-speed register that provides a dynamic picture of certain processing states. Fields in the status word can be examined or changed by programmed instructions when necessary. During a program interruption (interrupt processing), the computer control logic stores the status word and reloads the register before transferring to the interrupt subroutine. When reentering the interrupted program, the computer status existing at the time of interruption is reinstated. This allows the program to continue as though it were not interrupted.

Status register #2 is used to control direct and indirect addressing processes and to hold memory resume interrupt and I/O instruction fault data.

#### FUNCTIONAL OPERATION

#### **Computer Status Control**

The format for status register #1 is divided into fields that indicate computer status, interrupt status, and conditions resulting from Arithmetic section operations (see Figure 11).

Details of field designators are as follows:

- a) Bit 0 = 0, disables DMA Bit 0 = 1, enables DMA
- b) Interrupt enable designator:
  - bit 1 = Class III bit 2 = Class II bit 3 = Class I

When the bit is set, the respective class interrupt is enabled (can be honored).



Figure 11. Status Register No. 1 Format

- c) Floating-point residue designator bit 6 = 0specifies that the residue, in a floating-point arithmetic operation, will not be saved. Bit 6 = 1 specifies that the residue will be saved.
- d) Control bit 7 = 0 sets the floating-point overflow or underflow interrupt when that result occurs. If bit 7 = 1, no interrupt is generated on floating-point overflow or underflow.
- e) The condition code (bits 9 and 8) indicates the results of arithmetic and compare instructions as shown in Table 3.
- f) The overflow designator (bit 10) is set when an arithmetic or a shift operation produces a result that requires more bits than provided in a register.
- g) The carry designator (bit 11) is set when an arithmetic operation generates a carry beyond the most significant bit in the register.
- h) The NDRO Mode (bit 12) directs the CP to select memory as follows for addresses 00 through 77 and 300 through 477:

Bit 12 = 0, Use NDRO memory Bit 12 = 1, Use main memory

The general register stack designator (bit 14) specifies the stack of 16 general registers that will be selected by the a- and m-designators in the instruction word. Bit 14 = 0 selects the standard stack and bit 14 = 1 selects the optional stack.

Status register bit content can be set or cleared by executing the load status register instruction or the load program status word instruction and can be initialized for a class interrupt processing subroutine by loading the "Load Status Register #1" memory location assigned to that particular interrupt class.

#### Instructions

Instructions defining operations for the AN/UYK-20 are designed to maximize circuit effectiveness in attaining high-speed computer functions. The large set of flexible and comprehensive, single and double-word instructions place the computer far beyond the minicomputer capability.

Table 4 lists the instructions and the execution time for each in the applicable formats. Among the instructions in the total repertoire are many that speed up the capability of application programs and provide greater flexibility for programmers. These include:

The *biased fetch* instruction allows the central processor to check on the performance of tasks it assigns to the input/output chaining program.

A *reverse register* feature is useful in reversing a stream of data that is received from a communication system and must be transmitted to another system in reverse order.

The *scale factor shift* instruction provdes a leftshift function which positions the word for greatest significance and counts the number of digit positions shifted.

| Conditio | on Code | Indicated Results of  |                           |  |  |  |  |
|----------|---------|-----------------------|---------------------------|--|--|--|--|
| Bit 9    | Bit 8   | Arithmetic Operation  | Compare Operations        |  |  |  |  |
| 0        | 0       | Zero                  | $R_a = R_m \text{ or } Y$ |  |  |  |  |
| 0        | 1       | Not Zero and Positive | $R_a > R_m$ or Y          |  |  |  |  |
| 1        | 0       | Not Used              | Not Used                  |  |  |  |  |
| 1        | 1       | Not Zero and Negative | $R_a < R_m$ or Y          |  |  |  |  |

TABLE 3. CONDITION CODE INDICATIONS

*Local jump* instructions are storage space and time savers in all systems designed around the natural "looping" method of programming. These saving benefits are apparent in both the program generation and job processing phases.

The *jump and link* instructions fill the requirement for linking to re-entrant routines. Because these routines cannot be changed internally, the linking is done externally either through general registers or main memory.

Set bit, clear bit and test bit instructions provide a fine grain examination and change capability that is useful in real-time communications. Interacting tasks that communicate by flags and status words this flexible bit-handling benefit highly by feature.

Figure 12 defines the 16-bit instruction word formats and the 32-bit, two-word instruction formats. Single-word formats can be used when operands are manipulated in high-speed general registers. Double word formats are used for operations requiring direct, indirect memory references with or without indexing and those that provide programmers the convenience of listing 16-bit constants in-line with instructions. Programs that can be constructed with a high ratio of one-word instructions to two-word instructions greatly increase the computing speed and also-occupy less memory space.



DEFINITION OF FIELDS

OPERATION (FUNCTION) CODE FORMAT DESIGNATOR

- FORMAT DESIGNATOR 00 ⇒ FORMAT RR, REGISTER TO REGISTER OR RL-1 FORMAT 01 ⇒ FORMAT RI, REGISTER INDIRECT MEMORY OR RL 2 FORMAT 10 ⇒ FORMAT RK, REGISTER-LITERAL CONSTANT OR RL-3 FORMAT 11 ⇒ FORMAT RX, REGISTER-INDEXED ADDRESS, CONSTANT OR RL-4 FORMAT
- GENERAL REGISTER OR SUBFUNCTION DESIGNATOR GENERAL REGISTER OR SUBFUNCTION DESIGNATOR
- 4-BIT UNSIGNED LITERAL CONSTANT IN RL FORMAT SIGNED DEVIATION VALUE (TWO'S COMPLEMENT)
- хD

ADDRESS OR ARITHMETIC CONSTANT

Figure 12. Instruction Word Formats

#### Math Pac Option

An additional set of arithmetic instructions, that improves programming versatility and increases computational throughput, is provided by the math pac hardware. The following functions are included:

A square root instruction is useful in scientific applications.

Hardware trigonometric and hyperbolic functions are provided in the coordinate conversion (CORDIC) feature that uses the general registers for parameter manipulation. Some functions provided by the one instruction include trigonometric and hyperbolic rotate, trigonometric and hyperbolic vector, log<sub>e</sub>x, exponential, polar to Cartesian conversion, sin  $\theta$  and cos  $\theta$ . Other functions related to these mathematical processes may be obtained by proper choice of input parameters.

Floating point instructions executed by the microprogrammed controller are much faster than ordinary floating point subroutines in the system programs.

Double precision multiply and divide instructions allow for more direct processing of double length operands and for greater precision.

#### Instruction Addressing

A program address register (P) is an incremental counter in the CP that specifies the address of the next instruction to be executed by the CP. As an instruction is read from memory, the register is advanced in preparation for reading the next sequential instruction address in memory. Executing a single-word instruction advances the register by one and a double-word instruction advances it by two. Any jump instruction executed with its jump condition satisfied changes the address in P and a new program sequence begins at that address. Local jump instructions, however, limit the change to the address in P to +177/-200 octal locations.

Input/output operations use chain address pointer locations in control memory as instruction address

# TABLE 4. REPERTOIRE OF INSTRUCTIONS

|                                                                                                                                                                                                                                            | DCTA<br>CODE                    | L                                                                              | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | EXECUT                                                                                                                | ION TIME . (M                                                                                                                                                                                                   | ICROSE                                               | CONDS)                                                                                                                                                                                                                                                           | NOTE |                                                                                                                                        | OCTA<br>CODE         | AL EXECUTION TIME *(M)                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ICROSE                                                                                                                                                                                                                                                                                                                                                                                                                 | ROSECONDS)                                      |                                                                                                                      |                                                                                                                   |      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|--------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|------|
| 0                                                                                                                                                                                                                                          | а                               | m                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | RR                                                                                                                    | RI                                                                                                                                                                                                              | RK                                                   | RX                                                                                                                                                                                                                                                               | REF. | 0                                                                                                                                      | a                    | m                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | RR                                                                                                                                                                                                                                                                                                                                                                                                                     | RI                                              | RK                                                                                                                   | RX                                                                                                                | REF. |
| 00<br>00<br>01<br>02                                                                                                                                                                                                                       |                                 | 0<br>1<br>2<br>4<br>5                                                          | Diagnostic Return<br>Byte Load<br>Load<br>Make Positive<br>Make Negative<br>Round R <sub>a</sub><br>Two's Complement Single<br>Two's Complement Double<br>Owa's Complement Double                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | .7<br>-<br>1<br>1<br>1<br>1<br>1<br>1                                                                                 | -<br>-<br>1.5<br>-<br>-<br>-<br>-                                                                                                                                                                               | <br>-<br>-<br>-<br>-<br>-<br>-                       | <br>2.25<br>2.25<br><br>                                                                                                                                                                                                                                         |      | 40<br>41<br>41<br>42<br>43                                                                                                             | 10<br>11<br>12<br>13 |                                                                               | Jump<br>Jump Stop<br>Jump Stop Key 1<br>Jump Stop Key 2<br>Local Jump<br>Index Jump<br>Local Jump Indirect<br>Jump and Link Register<br>Jorai Jump and Link Memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1.1<br>1.1<br>1.1<br>1.1<br>-<br>1.4<br>-<br>1.2                                                                                                                                                                                                                                                                                                                                                                       | -<br>-<br>-<br>-<br>#1.2<br>-<br>#2.0<br>-<br>- | 1.7<br>1.7<br>1.7<br>1.7<br>-<br>2.1<br>-<br>1.2                                                                     | 2.4<br>2.4<br>2.4<br>-<br>2.25<br>-<br>2.25                                                                       |      |
| 02<br>03                                                                                                                                                                                                                                   |                                 | 10<br>11<br>12<br>13<br>0<br>1<br>2<br>3<br>4<br>5<br>6<br>7<br>10<br>11<br>12 | Increase R <sub>a</sub> by 1<br>Increase R <sub>a</sub> by 1<br>Increase R <sub>a</sub> by 2<br>Increase R <sub>a</sub> by 2<br>Decrease R <sub>a</sub> by 2<br>Load Double<br>Executive Return<br>Store Status Register 1<br>Store Status Register 1<br>Store RTC Lower<br>Load Status Register 1<br>Load Status Register 2<br>Load RTC Lower<br>Enable RTC<br>Disable RTC<br>Load nd Enable MON. Clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1<br>1<br>1<br><br>8.0<br>.9<br>.9<br>.9<br>1.2<br>1.65<br>.9<br>.9<br>1.2<br>1.2<br>1.2<br>1.2<br>1.35               | -<br>2.25<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-                                                                                                             |                                                      | 3.0                                                                                                                                                                                                                                                              |      | 43<br>44<br>45<br>45<br>46<br>46<br>47<br>50<br>51<br>52<br>53<br>54<br>54<br>55                                                       |                      |                                                                               | Jump and Link Memory<br>Jump Register Zero<br>Local Jump Equal<br>Jump Register Not Zero<br>Local Jump Not Equal<br>Jump Register Positive<br>Local Jump Greater Than or Equal<br>Jump Register Negative<br>Local Jump Less Than<br>Floating Point Subtract<br>Floating Point Subtract<br>Floating Point Add<br>Floating Point Divide<br>Load Address Register<br>Local Address Register<br>Store Address Register                                                                                                                                                                                                                                                                                                                                                    | -<br>1.4<br>-<br>1.4<br>-<br>1.4<br>-<br>7.7-17.4<br>7.7-17.4<br>15.2-18.9<br>7.7-17.7<br>1.8                                                                                                                                                                                                                                                                                                                          |                                                 | 2.9<br>2.1<br>-<br>2.1<br>-<br>2.1<br>-<br>2.1<br>-<br>-<br>-<br>-<br>-<br>-                                         | 3.2<br>2.25<br>-<br>2.25<br>-<br>2.25<br>-<br>7.7-17.4<br>15.2-18.9<br>7.7-17.7<br>-<br>3.0<br>-                  | 6    |
| 03<br>04<br>05<br>05<br>06<br>06<br>07<br>07<br>10                                                                                                                                                                                         |                                 | 13<br>14<br>15<br>16<br>17<br>0<br>1<br>2<br>3                                 | Disable MON. Clock<br>Load RTC Double<br>Store RTC Double<br>Enable RTC Interrupt<br>Disable RTC Interrupt<br>Load Multiple<br>Square Root<br>Reverse Register<br>Count Ones<br>Scale Factor Shift<br>Byte Load and Index by 1<br>Set Bit<br>Load and Index by 1<br>Clear Bit (Zero Bit)<br>Load Double and Index by 2<br>Test Bit<br>Load PSW<br>Logical Right Single Shift<br>Byte Store                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | .9<br>1.5<br>1.5<br>9<br>-<br>9<br>5<br>6.3<br>7.2<br>3.3<br>-<br>1.5<br>-<br>1.5<br>-<br>1.8<br>-<br>1.8<br>-<br>1.8 |                                                                                                                                                                                                                 |                                                      | -<br>-<br>-<br>1.5<br>-<br>-<br>2.25<br>-<br>3.3<br>-<br>3.75<br>-<br>2.4                                                                                                                                                                                        | 1    | 55<br>56<br>57<br>60<br>61<br>62<br>63                                                                                                 |                      |                                                                               | Store Address Register Multiple<br>Double Multiply<br>Double Divide<br>Logical Right Single Shift<br>Algebraic Right Double Shift<br>Logical Right Double Shift<br>Algebraic Right Double Shift<br>Circular Left Single Shift<br>Circular Left Single Shift<br>Circular Left Double Shift<br>Subtract<br>Subtract<br>Double<br>Add<br>Add Double<br>Load<br>Compare<br>Multiply<br>Double                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                        | -<br>55-15.3<br>17.6-21.0                       | -<br>-<br>-<br>1.3<br>1.3<br>2.8<br>2.8<br>2.8<br>2.8<br>2.8<br>0.9<br>1.8<br>0.9<br>1.8<br>0.9<br>1.2<br>4.2<br>2.4 | 3.0<br>5.5-15.3<br>17.6-21.0                                                                                      | 2    |
| 10<br>11<br>11<br>12<br>12<br>13<br>13<br>14<br>14<br>15<br>16<br>16<br>17<br>17<br>21<br>22<br>23<br>24<br>25<br>26<br>27<br>30<br>0<br>31<br>32<br>33<br>4<br>35<br>36<br>37<br>40<br>40<br>40<br>40<br>40<br>40<br>40<br>40<br>40<br>40 | 0                               | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7                                           | Algebraic Right Single Shift<br>Store<br>Logical Right Double Shift<br>Store Double<br>Algebraic Right Double Shift<br>Store Multiple<br>Algebraic Left Single Shift<br>Store Multiple<br>Algebraic Left Single Shift<br>Store and Index by 1<br>Circular Left Double Shift<br>Store Double and Index by 2<br>Circular Left Double Shift<br>Store Zeros<br>Subtract<br>Subtract<br>Subtract Double<br>Compare<br>Compare Double<br>Multiply<br>Divide<br>AND<br>OR<br>Exclusive OR<br>Masked Substrute<br>Compare Masked<br>I/O Command<br>Biased Fetch<br>Execute Remote<br>Vector – Trig, Mode with Prescale<br>Rotate – Hyperb, Mode<br>Rotate – Hyperb, Mode<br>Rotate – Hyperb, Mode with Postscale<br>Rotate – Hyperb, Mode with Postscale<br>Rotate – Hyperb, Mode with Postscale<br>Rotate – Hyperb, Mode with Postscale | 1<br>2.6<br>-<br>1<br>-<br>2.7<br>2.7<br>2.4                                                                          | - 1.7<br>- 2.4 •<br><br><br><br><br><br><br>2.6<br><br><br><br>1.7<br>1.5<br>2.25<br>1.5<br>2.25<br>1.5<br>2.25<br>1.5<br>2.25<br>4.<br>7.<br>1.5<br>1.5<br>1.5<br>1.5<br>1.5<br>1.5<br>1.5<br>1.5<br>1.5<br>1. | 1.7<br>                                              | 2.4<br>-<br>3.2<br>-<br>1.4<br>-<br>2.4<br>-<br>2.4<br>-<br>3.3<br>-<br>2.4<br>-<br>3.0<br>2.25<br>3.0<br>2.25<br>3.0<br>2.25<br>3.0<br>2.25<br>2.25<br>2.25<br>2.25<br>2.25<br>2.4<br>-<br>3.0<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>- | 2    | 64<br>65<br>66<br>67<br>70<br>71<br>71<br>71<br>71<br>73<br>73<br>73<br>73<br>73<br>73<br>74<br>75<br>76<br>67<br>76<br>76<br>76<br>76 | 01011                | 0<br>4<br>5<br>6<br>7<br>10<br>14<br>15<br>6<br>7<br>10<br>14<br>17<br>2<br>6 | Divide Byte Subtract Byte Add Byte Compare Reserved Byte Compare and Index by 1 Master Clear Enable All External Interrupts Disable All External Monitors Disable All External Monitors Disable All External Monitors Master Clear Chan a Enable Chan a Ext. Int. Disable Chan a Ext. Int. Disable Chan a Ext. Mon. Disable Chan a Ext. Mon. Initiate J/O Transfer (Chain) Initiate Output Chain (Comm) Load Control Memory (Chain) Write (Load) Control Memory (Chain) Mitt (Chain) Initiate J(Chain) Read (Store) Control Memory (Chain) Hait (Chain) Comming Common (Chain) Store Control Memory (Chain) Store Control Memory (Chain) Store Control Memory (Chain) Set Clear Discretes (Chain) Set/Clear Discretes (Chain) Store Status (Comm) Store Status (Comm) | RL         A           RR         -           -         -           -         -           -         30.0           30.0         30.0           2.0/2.25         2.0/2.25           2.0/2.25         2.0/2.25           2.0/2.25         2.0/2.25           -         -           -         -           -         -           1.5         1.5           1.5         1.5           1.5         1.5           -         - | RI                                              | 7.4<br>RK<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-                  | RX<br>2.25<br>2.25<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>- | 5    |
|                                                                                                                                                                                                                                            | 1<br>2<br>3<br>4<br>5<br>6<br>7 |                                                                                | Jump CC Not Zero/Not Equal<br>Jump CC Pos/Greater Than or Equal<br>Jump CC Neg/Less Than<br>Jump on Overflow<br>Jump Power Out<br>Jump Bootstrap 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1.1<br>1.1<br>1.1<br>1.1<br>1.1<br>1.1<br>1.1                                                                         |                                                                                                                                                                                                                 | 1.7<br>1.7<br>1.7<br>1.7<br>1.7<br>1.7<br>1.7<br>1.7 | 2.4<br>2.4<br>2.4<br>2.4<br>2.4<br>2.4<br>2.4<br>2.4                                                                                                                                                                                                             |      |                                                                                                                                        |                      |                                                                               | <ul> <li>R), Type 1 Format</li> <li>Add. 75 times number of registers</li> <li>Plus 1.1 times the number of registers</li> <li>Plus 1.0 instruction</li> <li>Plus remote instruction time</li> <li>Command: chaining</li> <li>Variation dependent on data</li> <li>'Add 65 nanoseconds for DMA</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ers                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                 |                                                                                                                      |                                                                                                                   |      |

counters. Each input and each output channel is assigned an address pointer that advances like a P-register as it executes its instructions in its program chain. If a jump is desired in the program, the chain address pointer is changed either by executing a load control memory instruction or the conditional jump instruction.

The a-, m-, and y-designator fields in the instructions define a variety of functional operations and parameters. Collectively, this variety offers a programmer much flexibility. For a computing system that interprets simple instruction formats with the variety of field assignments, speed is the reward. The general application for the a-, m-, and y-designator fields is described in the paragraphs following. Special assignments and uses are defined in the individual instruction description.



Figure 13. Memory Address Generation

#### Double Length Operands

Instructions that perform operations with 32-bit words (double-length) use two adjacent registers and memory locations for each operand. The word in  $R_a$ ,  $R_m$  or in memory address Y, when selected by a "double length" instruction, is the most significant half of the operand and contains the sign bit for both words. The word in  $R_a+1$ ,  $R_{m+1}$  or in memory address Y+1, respectively, is the least significant half of the operand.



#### Instruction Word Formats

RR Format instructions perform operations involving general registers; no main memory references are made for operands. The a- and m-designators select the general registers designated  $R_a$  and  $R_m$ , respectively, that are used in the operation.

RL Format instructions perform operations involving one or two general registers. The a-designator selects the general register designated  $R_a$  or two general registers designated  $R_a$  and  $R_{a+1}$ . The m-designator is an unsigned literal that is used in the operation.

RI Format, Type 1 instructions are local jump operations that either increase or decrease the contents of P by the value D in the instruction. The effective jump address Y = (P) + xD, where xD is the two's complement deviation value.

RI Format, Type 2 instructions perform operations that involve general registers and a main memory

reference. The a- and m-designators select general registers designated  $R_a$  and  $R_m$  respectively.  $R_m$ , however, contains an address Y that is used for the main memory reference.

RK Format instructions are double-word instructions that are stored in two numerically adjacent memory locations. The first word contains the operation code and designator fields. The second word is a value y that may be used as a constant operand or address or as a modified constant or address. The a-designator selects a general register designated R<sub>a</sub>. When m = 0, the operand or address Y equals y, no R<sub>m</sub> is selected. m  $\neq$  0 selects a general register R<sub>m</sub>; the operand Y equals y plus the contents of R<sub>m</sub> – i.e., y is indexed by the contents of R<sub>m</sub>. (Operand Y is used as an address in RK Format jump instructions and in the remote execute instructions).

RX Format instructions are two-word instructions that are stored in two numerically adjacent memory locations. The first word includes the a- and m-designators and the second word contains the y-value. RX format instructions perform byte (8-bit), whole word (16-bit) and double-word (32-bit) operations with general registers and memory references. The a-designator selects a general register, designated  $R_a$ , for all three types of operands.

The operand addressing process provides much programming flexibility. Direct addressing, indirect addressing or cascaded indirect addressing of operands may be selected with the RX format instructions. When the instruction m-designator equals zero, direct addressing without indexing is selected (address Y = y). Direct addressing with indexing is specified when the m-values 1 through 7, 11, 13, 15 or 17 (octal) are used (address  $Y = y + (R_m)$ ). The general registers specified by these m-values contain the indexing modifier. When the m-value 10, 12, 14 or 16 is specified, corresponding indirect control fields in Status Register #2 are interpreted to generate the address of the operand or a pair of indirect words (IW1 & IW2) as illustrated in Figure 14.



Figure 14. Status Register No. 2 Format

If control bits in the field interpreted equal 00 or 01 (binary), direct addressing results as though m = 1 through 7, 11, 13, 15 or 17 (octal) – i.e.,  $Y = y+(R_m)$ . But when m = 10, 12, 14 or 16 and the field interpreted equals 10 or 11 (binary), the addresses Y and Y + 1 contain a pair of indirect words (IW) that are interpreted according to Figure 15.

Double-length operations are assigned evennumbered addresses or registers for operand references. The first, or most significant, half of an operand is in the even numbered location. From the even-numbered address or register specified by the instruction (i.e.,  $R_a R_m$  and Y as applicable), the computer logic selects the next sequentially numbered address or register for the second half of the operand. Memory addresses for the first half of the double-length operand are formed like those for whole-word operands.



Figure 15. Indirect Word Interpretation

Byte (8-bit, half word) operand addressing requires a byte identifier (B), i.e., the upper byte or the lower byte in memory.

B = 0 designates the most significant half word in address Y as the operand byte.

B = 1 designates the least significant half word in address Y as the operand byte.

The least significant (LSB) in the indexing register is used as the byte identifier and the value in the remaining bits is used as the index to generate the effective address as follows:

m = 0, address Y = y and B = 0  
m = 1-7, 11, 13, 15 or 17 (octal)  
Y = y + 
$$\frac{(R_m)}{2}$$
 and B = LSB of (R<sub>m</sub>)

When indirect addressing is used and

if j = 0, y = (IW2) and B = 0  
if j = 1, Y = (IW2) + 
$$\frac{(R_x)}{2}$$
 and B = LSB  
of (R<sub>x</sub>)  
if j = 2, Y = (IW2) +  $\frac{R_m}{2}$  and B = LSB  
of (R<sub>m</sub>)  
if j = 3, Y = (IW2) +  $\frac{(R_m+1)}{2}$  and B = LSB  
of (R<sub>m+1</sub>)

#### Floating-Point Operands

Floating-point addition, subtraction, multiplication and division may be performed with a normalized result with or without a residue. The process uses a two-word operand in the format shown below. the format shown below.



a, m and address Y are even numbers

Word 1 of the operand, stored in  $R_a$ ,  $R_m$  or memory address Y contains the algebraic sign (S) of the fractional mantissa, a biased characteristic in the range  $0 \le C \le 177$  (octal) and the two most significant hexadecimal digits of the fraction. Word 2 of the operand, stored in  $R_{a+1}$ ,  $R_{m+1}$ , or memory address Y+1, contains the four least significant hexadecimal digits of the fractional mantissa. A normalized floating-point number has a nonzero hexadecimal digit in the most significant four bits of the fractional mantissa. When a residue is requested by the program, the computer stores the result in  $R_a$  and  $R_{a+1}$  and stores the unused lower order digits (residue) in general registers  $R_{a+2}$  and  $R_{a+3}$  in floating-point data format.

A change of "one" in the characteristic represents one hexadecimal digit position shift (4 bits). Therefore, the magnitude (M) of a floating-point number is approximately  $5.4 \times 10^{-7.9} \le M \le 7.2 \times 10^{7.5}$ . A zero quantity is represented by a positive sign (0), a zero characteristic and a zero fractional mantissa.

#### Interrupts

The central processor can be interrupted in its execution of programs. Some interrupts are gener-

ated by events within the CP, some within the IOC, and some as interrupt requests by peripheral input or output devices. AN/UYK-20 system interrupts are classified in three priority levels. Interrupts within a class are assigned a priority rank within that class and an identifying code that is used by CP logic to select the appropriate processing routine from memory. Table 5 lists the interrupts, their classification and assigned identity codes. Higher priority is given to the class and the interrupt within the class that has the lower number. As each interrupt is honored, its class and all classes of a lower priority can be locked out by the reloaded status register until released by the processing subroutine. Thus an event in a higher priority class can interrupt a routine that is processing a lower priority class interrupt. The interrupt routine is held until the higher level is processed and then is allowed to continue.

RTC and MON clock registers can be loaded, read, enabled, or disabled under program control. When enabled by the appropriate instruction (code 03 RR Format, m = 10), the RTC register counts up at the rate of the RTC oscillator or external RTC input. As the register lower order 16 bits overflow (change from all ones to all zeros), the CP generates the RTC overflow interrupt (class II priority 5) and control is transferred to the appropriate processing routine. The RTC register continues to count-up until disabled by the *disable RTC* instruction (code 03 RR Format, m = 11). The RTC and MON clock do not advance when the machine is stopped.

Bit 8 of the RTC register has the added function of timing data or external function outputs on intercomputer channels. If the AN/UYK-20 holds a word in its output register longer than the time required to toggle bit 8 twice (receiving computer did not acknowledge), an intercomputer time-out interrupt is generated.

The MON clock register count-down function is enabled by executing the *load and enable monitor clock* instruction (code 03 RR Format, m = 12) which also loads the register with a starting point.

| Class                          | Priority<br>Within<br>Class | Interrupt                               | Binary<br>Interrup<br>Code<br>Generated |
|--------------------------------|-----------------------------|-----------------------------------------|-----------------------------------------|
| Class I,<br>Hardware<br>Errors | 1<br>2                      | Power Fault<br>Memory Resume            | 0000<br>0010                            |
| Class II,                      | 1                           | CP Instruction Fault <sup>†</sup>       | 0000                                    |
| Software<br>Interrupts         | 2                           | I/O Instruction Fault†                  | 0010                                    |
| 1 -                            | 3                           | Floating Point Overflow<br>or Underflow | 0100                                    |
|                                | 4                           | Executive Return                        |                                         |

Instruction

**RTC** Overflow

Monitor Clock

Intercomputer Time-Out

External Interrupt or

Discrete Interrupt\*

Output Chain Interrupt

Input Chain Interrupt

0110

1000

1010

110

000

100

010

#### TABLE 5. INTERRUPT PRIORITY

\*Serial MIL-STD-188C, VACALES or EIA-STD-RS 232C Channels

<sup>†</sup>Cannot be locked out by status register 1

5

6

1

2

3

4

Class III.

Interrupts

IOC

When the contents of the register change from one to zero, a MON clock interrupt (class II, priority 6) is generated, the count-down function is disabled, and control is transferred to the appropriate processing routine. The count-down function can be disabled by programming a disable monitor *clock* instruction (code 03 RR Format, m = 13).

A memory resume interrupt is generated when a memory module (8K) fails to acknowledge a request within 12 microseconds. If class I interrupts are not enabled when the event happens, the interrupt is lost.

"Instruction fault" interrupts are generated when the computer attempts to execute an instruction that is "not assigned" (not used). The "not assigned" group and those with octal code 70 through 77 when addressed by the P-register, will generate a CP instruction fault interrupt. Likewise, the "not assigned" group and those with octal code other than 70 through 77 when addressed by an I/O chain address pointer or CP command will generate an IOC instruction fault interrupt.

Peripheral devices may attempt to interrupt the computer by setting a coded message and an external interrupt request on the input cable. When enabled by the program the IOC stores the code in an assigned memory location (see Table 1) for that channel, responds with an "input acknowledge" and disables further external interrupts on that channel. If the program has also enabled the external interrupt monitor, a Class III, priority 2 interrupt suspends the CP program and transfers control to an appropriate subroutine for proper action. The program can disable or enable either or both of these functions. A disabled monitor prevents the interrupt generation but allows the storage of external interrupt data.

#### Interrupt Processing

When an interrupt is honored the CP hardware enters the following interrupt processing sequence:

- Terminates the current program sequence and a. locks out all interrupts.
- Stores the contents of P. SR#1, SR#2, and b. RTC register in assigned main memory as shown below.

|                                                   | Address Assignment<br>to Class |     |     |  |
|---------------------------------------------------|--------------------------------|-----|-----|--|
| Function                                          | III                            | II  | Ι   |  |
| Stores the contents<br>of P at address            | 110                            | 120 | 130 |  |
| Stores the contents<br>of SR #1 at address        | 111                            | 121 | 131 |  |
| Stores the contents<br>of SR #2 at address        | 112                            | 122 | 132 |  |
| Stores the contents<br>of RTC lower at address    | 113                            | 123 | 133 |  |
| Stores the contents<br>of RTC upper at<br>address | 117                            | 127 | 137 |  |

Reloads the P, SR#1, and SR#2 from asc. signed memory locations as shown below. Interrupt lockouts and their release are controlled by program via the load status register instruction (code 03 RR, m = 1) or load PSW instruction (code 07).

|    |                                                                        | Addres<br>to | s Assig<br>Class | nment |
|----|------------------------------------------------------------------------|--------------|------------------|-------|
|    | Function                                                               | III          | II               | Ι     |
| c. | Reloads P with index <sup>(1)</sup><br>plus the contents<br>of address | 114          | 124              | 134   |
|    | Reloads SR $\# 1^{2}$ from address                                     | 115          | 125              | 135   |
|    | Reloads SR #2<br>from address                                          | 116          | 126              | 136   |

- ① See Figure 16 for index values.
- SR #1 bits 3-1 control interrupt lockout or release
- d. Enables honoring interrupts not locked out by new contents of SR#1.
- e. Executes the instruction at address in P and continues the program sequence from that point.

| CLASSES I 8 | <u>s 11</u> | INDEX | WORD |
|-------------|-------------|-------|------|
|-------------|-------------|-------|------|

| 15 4  | 3 | 2              | 1  | 0  | WORD BIT # |
|-------|---|----------------|----|----|------------|
| ZEROS |   | INTERRUPT CODE |    |    |            |
|       | P | ER             | TA | BL | 5          |

CLASS III INDEX WORD

| 15 7  | 6      | 5         | 4          | 3       | 2        | 1       | 0          | word bit #        |
|-------|--------|-----------|------------|---------|----------|---------|------------|-------------------|
| ZEROS | C<br>N | HAI<br>UM | NNE<br>BEF | EL<br>R | IN<br>PE | TE<br>R | RRI<br>TAB | JPT CODE<br>ILE 5 |

Figure 16. Interrupt Entrance Address Index

#### **IOC Instruction Execution**

Input/output instructions in the repertoire are divided into two types: 1) Chaining instructions are executed under control of an active channel chain; 2) Command instructions are executed under direction of the main program.

#### Parallel Input Interface Communication

When a device is ready to transmit data or an interrupt code, it places the information on the input data lines and raises the input data request line or the interrupt request line, respectively. The IOC, at its convenience, stores the word in memory and answers either request on the input acknowledge line.

#### Parallel Output Interface Communication

When an external device is ready to accept a command, it raises the external function request line to the IOC. At its convenience, the IOC places a command code on the output data lines and sets the external function acknowledge line. In another method, the IOC can "force" command words to external devices; in which case, the external function request line need not be set (refer to instruction code 70, RX Format, a = 3). The IOC places the command code on the data lines and sets the external function acknowledge. The external device reads the code and performs as commanded. When the device is ready to receive data, it raises the output data request line and the IOC responds at its convenience by placing a data word on the output lines and sets the output acknowledge line. External functions may be performed from either input or output chains.

#### Intercomputer Communication

Any parallel input/output channel may be used for communication with another computer having a compatible interface. The logic of the intercomputer output channel provides a time-out interrupt if the receiving computer does not accept an output word or is too slow at responding. This limit is determined by the time it takes to toggle bit 8 of the RTC register twice.

#### Peripheral Input Channel

A peripheral input channel is useful in communicating with another computer that does not have an available intercomputer channel. It allows a computer, equipped with a peripheral input channel, to perform like an ordinary output device of another computer. This channel is designed to capture input data "when presented" rather than "at its convenience", thus assuring the transmitting computer of successful transfers. The peripheral input channel has characteristics of the -15 volt NTDS (slow) interface and is the lowest numbered channel of a -15 volt NTDS (slow) 4-channel group.

*MIL-STD-188C, VACALES and EIA-STD-RS232C Serial Channels* 

A MIL-STD-188C, VACALES or EIA-STD-RS232C serial channel communicates over a serial interface that transfers data and control information in both directions. Discrete lines are turned "ON" or "OFF" by command and chaining instructions to establish and hold a data link with external equipment. The external equipment turns discrete lines "ON" or "OFF" to interrupt the computer program, to furnish responses to computer controlled discretes and to inform the computer of "ability to transmit" (status). Asynchronous channels outline each character transmitted with START and STOP signals. Synchronous data transmissions, however, are timed by the external equipment via the transmit and receive clock lines. The MIL-STD-188C, VACALES and EIA-STD-RS232C interface lines and the direction of signal transmission are shown in Figure 8 and Figure 9 respectively.

#### Serial Channel Interrupts

The processor can be informed of the status of serial channels by a Class III external interrupt that is generated when any of the applicable events occur. Figure 17 defines the interrupt word format and the related bit interpretation for the MIL-STD-

| BITS       | MIL-STD-188                   | RS-232                            | VACALES                       |
|------------|-------------------------------|-----------------------------------|-------------------------------|
| 0 · 7<br>8 | ALWAYS ONES<br>1 ⇒ B DISCRETE | ALWAYS ONES<br>1 ⇒ RING INDICATOR | ALWAYS ONES<br>1 ⇒ B DISCRETE |
|            | TURNED ON                     | ON                                | TURNED ON                     |
| 9          | 1 ⇒C DISCRETE                 | 1 ⇒ RECEIVED LINE                 | 1 ⇒ CARRIER DETECT            |
|            | TURNED OFF                    | SIGNAL DETECTOR OFF               | TURNED OFF                    |
| 10         | 1 ⇒IDISCRETE                  |                                   | 1 ⇒ ALARM INDICATE            |
|            | TURNED ON                     | ALWAYSONE                         | TURNED ON                     |
| 11         |                               | l                                 | 1 ⇒ SYNC ERROR                |
|            | ALWAYS ONE                    | ALWAYSONE                         | TURNED ON                     |
| 12         |                               |                                   | 1 ⇒ TRANSMIT FULL ON          |
|            | ALWAYS ONE                    | ALWAYSONE                         | TURNED OFF                    |
| 13 - 15    | ALWAYS ONES                   | ALWAYS ONES                       | ALWAYS ONES                   |

Figure 17. Serial Channel Interrupt Word Format

188C, VACALES and EIA-STD-RS232C serial channels. When the interrupt is generated the word is stored at the assigned external interrupt word for that channel.

#### NTDS Serial Channel Communication

NTDS serial channels transfer output data and external functions over a single coaxial line and transfer input data and external interrupt codes over another coaxial line. Words are identified by a single bit that follows the synchronizing bit. Transmissions are initiated by the transfer of appropriate control frames between the computer and the peripheral device. Figure 10 illustrates the direction of messages on each coaxial line and lists the codes used for control frames. An interchange of compatible control frames is required for each word that will be transmitted over the interface with the exception of a "forced" external function transfer. In this case the computer transmits the external function word even though the output request control frame does not specify the external function request.

#### Command Instruction

The computer is assigned a command cell in main memory from which it reads a command instruction when requested by the main program. The command cell consists of two addresses (see Table 1) that are used as follows:

| 1st location  | Storage | for   | l st | word | of | com- |
|---------------|---------|-------|------|------|----|------|
| (address 140) | mand in | struc | tion |      |    |      |

```
2nd location Storage for 2nd word of double-
(address 141) length command instruction
(storage for y)
```

When the IOC reads and executes an instruction from the command cell, it clears the two most significant bits of the first command cell location to indicate that the instruction was executed as requested (see Table 6 for a list of Command instructions). The program has the option of checking the first command cell before loading the command cells with a new instruction. Channel activity is established by the instruction in the

| Operation Code | Instructi            | Execution Time       |              |          |
|----------------|----------------------|----------------------|--------------|----------|
| and Format     | Command              | Chaining             | Microseconds |          |
|                |                      |                      | Command      | Chaining |
|                |                      |                      |              |          |
| 70 RR          | Channel Control      | Channel Control      | *30.0/2.0    | 2.25     |
| 70 RX          | N/A                  | Initiate Transfer    | —            | 4.5      |
| 71 RK          | Initiate Chain       | Load Control Memory  | 2.25         | 2.25     |
| 71 RX          | Load Control Memory  | Load Control Memory  | 3.0          | 3.0      |
| 72 RX          | Store Control Memory | Store Control Memory | 3.0          | 3.0      |
| 73 RR          | N/A                  | Halt/Interrupt       |              | 1.5      |
| 73 RX          | N/A                  | Set/Clear Flag       | _            | 3.0      |
| 74 RK          | N/A                  | Conditional Jump     | _            | 2.25     |
| 75 RR          | N/A                  | Search for Sync/Set  | _            | 1.5      |
|                |                      | Monitor/Set Suppress |              | 1.5      |
| 76 RR          | Set/Clear Discretes  | Set/Clear Discretes  | 1.5          | 1.5      |
| 76 RX          | Store Status         | Store Status         | 3.0          | 3.0      |
|                |                      |                      |              |          |
|                |                      |                      |              |          |

#### TABLE 6. IOC INSTRUCTION LIST

m = 0.7/m = 10.17

command cell therefore, the program can reload the command cell for an activity related to another channel with a different peripheral or set of peripherals.

# Program Chaining

Instructions that control the input and output activity on all peripheral channels are executed from an active chain that is associated with each input and each output channel. Three I/O control memory locations are used for operations over each input channel, three for each output channel and three additional locations for each MIL-STD-188C VACALES and EIA-STD-RS232C serial I/O channel (see Figure 18 for the format and application of each word).

The transfer mode (TM) field specifies the type of I/O transfer as follows:

TM = 00: abort the transfer (input only)

TM = 01: transfer 8-bit bytes

TM = 10: transfer 16-bit words

TM = 11: transfer 32-bit (double) words

Bit 13: Not used

Byte pointer (B) is used, when performing 8-bit transfers, to specify the most or least significant byte in memory location for the next transfer. As each byte is transferred, the B-bit changes state.

- **B** = 0 specifies the most significant 8-bits
- B = 1 specifies the least significant 8-bits

Buffer transfer count specifies the number of bytes, single-length words, or double-length words to be transferred during the selected input data, output data, or external function buffer operation. As each byte or word is transferred, the buffer transfer count is decreased by one. When the count changes from 1 to 0, the buffer terminates. A beginning count of zero specifies the maximum number of transfers (4096).

Buffer address pointer specifies the memory address for the next transfer. The contents of this location are increased by one each time the B-bit changes from 1 to 0 for byte operations and each time a single-length word is transferred. For double-length word operations, the contents are increased by two for each transfer.

Whenever the computer executes the *initiate chain* instruction from the command cell, the chain address pointer (word 2) is loaded in the control memory for the specified channel and that chain is activated. A chain address pointer specifies an address in main memory where the next chaining instruction is located. As the pointer address is used, its value is advanced by one if a single-word instruction is read, and by two if a double-length instruction is read. Any time an executed instruction activates a buffer on a channel, the associated chain is deactivated until that buffer has terminated. Then the channel chain can proceed to the next instruction.

L

Monitor and suppress registers are used in serial mode (see instruction 75). The monitor register can be used to look for a specific character such as end of data in serial transmission while the suppress register can be used to suppress specific characters in serial transmission.

| 15 14 | 4 13 | 12  | 11 0                     | BIT #            |
|-------|------|-----|--------------------------|------------------|
| тм    | 0    | в   | BUFFER TRANSFER<br>COUNT | WORD 0           |
| BUFF  | ER / | ٩DC | DRESS POINTER            | WORD 1           |
| СНАІ  | NAD  | DR  | ESS POINTER              | WORD 2           |
|       |      |     | NOT USED                 | WORD 3           |
| тм    | 0    | в   | BUFFER TRANSFER<br>COUNT | WORD 4           |
| BUFF  | ER A | ٩DC | DRESS POINTER            | WORD 5           |
| СНАІ  | NAC  | DR  | ESS POINTER              | WORD 6           |
|       |      |     | NOT USED                 | WORD 7           |
| MON   | TOR  | RE  | GISTER                   | WORD 10          |
| SUPP  | RESS | RE  | GISTER                   | WORD 11 - SERIAL |
| SERI  | AL M | OD  | EINFORMATION             | WORD 12          |
|       |      |     | NOT USED                 |                  |

Figure 18. I/O Channel Control Memory

The serial mode information controls the mode, character size and parity for serial transmission.

Externally Specified Addressing (ESA)

The ESA feature provides peripheral devices with a means of specifying an absolute memory location for storage or retrieval of data. An active parallel dual-channel mode of operation is required for computer response to this function. If input is desired, the external device presents an input data request with the address and data. The address is presented on the lower order 16 data lines of the input pair and the data on the higher order lines. The computer stores all 32-bits from the channel – data at the specified address and the specified address at the next sequential memory location. If output is desired, an output data request is presented on the output channel with the address on the lower order input data lines. The computer loads the contents of the specified address on the higher order output data lines of the channel, the contents of the next sequential memory address on the lower order output data lines and raises the output acknowledge line.

External function and external interrupts on ESA Channels operates as normal dual channel.

#### Master Clear

A hardware initiated or operator initiated master clear extinguishes the FAULT indicators on the control and maintenance panels and places the computer in an initial condition which includes:

| P – register cleared                          |
|-----------------------------------------------|
| Status register #1 cleared                    |
| Status register #2 cleared                    |
| RTC count-up and MON clock count-down         |
| functions disabled                            |
| Bits 0-5 of each page register set to its own |
| register address and bit 15 cleared           |
| All I/O channels cleared                      |
| all data buffers deactivated                  |
| all interrupt data store disabled             |
| Class III interrupts disabled                 |
| RS 232 serial channel discretes cleared.      |
| 188C serial channel lines 5 & 6 set and       |
| other discrete lines cleared.                 |
| NORMAL DSPL set (maintenance panel).          |
|                                               |

#### Control and Maintenance Panels

A complete set of controls and indicators are provided for both operating and maintenance personnel. The front of the cabinet swing-out door contains the control panel (Figure 19) that includes those items necessary for turning on the computer, loading and running programs and for observing its operation. A more comprehensive maintenance panel (Figure 20) of controls and indicators is located on the inside of the door. This panel provides an effective aid to general servicing. Tables 7 and 8 list the respective operator's and maintenance panel controls and indicators and their functions.

| POV    | VER         | FAI   |         | PROG<br>RUN | OVER<br>TEMP   |                    | BATTLE<br>SHORT             |
|--------|-------------|-------|---------|-------------|----------------|--------------------|-----------------------------|
| ۲      | ۲           | ۲     | 0       | 0           | 0              | CIRCUIT<br>BREAKER | 0                           |
| BLOWER | LOGIC<br>On | POWER | PROGRAM | LOAD        | BOOTSTRAP<br>1 | on<br>O            | ALARM OFF                   |
| OFF    | OFF         | CLR   | CLR     | STOP        | 2              | OFF                | C ENABLE<br>DISABLE<br>TEST |

Figure 19. Control Panel



Figure 20. Maintenance Panel

# TABLE 7. CONTROL PANEL SWITCHES AND INDICATORS

| Indicator/Switch                                                | Function                                                                                                                                      |
|-----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| CIRCUIT BREAKER<br>ON/OFF switch<br>(two-position)              | ON position enables primary power to the computer.                                                                                            |
| BLOWER POWER<br>ON/OFF switch<br>(two-position)                 | ON position applies power to the computer cooling fans and enables LOGIC POWER ON/OFF switch function.                                        |
| BLOWER POWER<br>indicator light                                 | Lights when power is applied to blower.                                                                                                       |
| LOGIC POWER<br>ON/OFF switch<br>(two-position)                  | ON position applies power to the computer logic.                                                                                              |
| LOGIC POWER<br>indicator light                                  | Lights when power is applied to logic.                                                                                                        |
| POWER FAULT<br>indicator light                                  | Lights when power fault interrupt occurs.                                                                                                     |
| POWER FAULT CLR<br>switch (two-position<br>return-to-neutral)   | Momentary CLR position clears the POWER FAULT indicators<br>on both the control panel and the maintenance panel.                              |
| PROGRAM FAULT<br>indicator light                                | Lights when computer attempts to execute an illegal CP or I/O instruction.                                                                    |
| PROGRAM FAULT CLR<br>switch (two-position<br>return-to-neutral) | Momentary CLR position, clears the PROGRAM FAULT indicator,<br>on the control panel and the PROG FAULT indicator on the<br>maintenance panel. |
| PROG RUN<br>indicator light                                     | Lights when computer is executing instructions in "run" mode.                                                                                 |
| OVER TEMP<br>warning light                                      | Lights when computer internal cabinet air temperature is within 25°F. of the maximum recommended operating temperature.                       |
| ALARM (audible)                                                 | Emits an audible sound when cabinet internal air temperature is in OVER TEMP range.                                                           |

# TABLE 7. CONTROL PANEL SWITCHES AND INDICATORS (CONT.)

| Indicator/Switch                                          | Function                                                                                                                                                                                       |
|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ALARM ENABLE/<br>DISABLE/TEST<br>switch (three-position)  | ENABLE position allows the audible ALARM to sound. DISABLE position prevents the audible ALARM function. TEST position causes the audible ALARM to sound and the OVER TEMP indicator to light. |
| BATTLE SHORT<br>ON/OFF switch                             | ON position disables computer over-temperature shutdown function.                                                                                                                              |
| (two-position)                                            | OFF position enables computer over-temperature shutdown function.                                                                                                                              |
| BATTLE SHORT<br>indicator light                           | Lights when BATTLE SHORT switch is ON                                                                                                                                                          |
| BOOTSTRAP 1-2<br>switch (two-position)                    | Position 1 enables execution of the first bootstrap program in NDRO memory.                                                                                                                    |
|                                                           | Position 2 enables execution of the second bootstrap program in NDRO memory.                                                                                                                   |
| LOAD/STOP switch<br>(three-position<br>return-to-neutral) | Momentary LOAD position causes the computer to execute a master clear, then begins executing the bootstrap program starting at $P = 2$ .                                                       |
|                                                           | Momentary STOP position causes the computer to stop executing instructions if the computer is in the "run" mode.                                                                               |
|                                                           |                                                                                                                                                                                                |

# TABLE 8. MAINTENANCE PANEL SWITCHES AND INDICATORS

| Indicator/Switch                               | Function                                                                                                                                                        |
|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PROG RUN<br>indicator-switch                   | Indicator lights when the computer is executing instructions in the "run" mode.                                                                                 |
|                                                | Depressing the switch selects the run condition in micro-step mode.                                                                                             |
| POWER FAULT<br>indicator-switch                | Indicator lights when power fault interrupt has occurred.                                                                                                       |
|                                                | Depressing the switch clears indicators on maintenance and control panel.                                                                                       |
| PROG FAULT<br>indicator-switch                 | Indicator lights when the computer attempted to execute an illegal instruction.                                                                                 |
|                                                | Depressing the switch clears indicators on maintenance and control panel.                                                                                       |
| PROGRAM STOP<br>indicator light                | Lights when a program "stop" condition has been satisfied (execution of a conditional jump with $a = 11, 12 \text{ or } 13$ ).                                  |
| PROGRAM STOP<br>1/OFF switch<br>(two-position) | Switch in position 1 causes a program stop when the computer executes a conditional jump instruction with a = 12.                                               |
| PROGRAM STOP<br>2/OFF switch<br>(two-position) | Switch in position 2 causes a program stop when the computer executes a condition jump instruction with $a = 13$ .                                              |
| Time meter<br>(0000 to 9999)                   | Indicates time, in hours, that power has been applied to computer logic.                                                                                        |
| DIAGNOSTIC JUMP<br>switch (two-position)       | JUMP position causes the microprogram to execute the micro-<br>diagnostic from the master clear state or modify the execution of<br>the code OO RR instruction. |
| DISPLAY switch                                 | In the DISPLAY position while the computer is in the Micro-step mode,                                                                                           |
| (two-position)                                 | a. With MICRO ADRS set, REGISTER/DATA displays the address of the next micro-instruction to be executed.                                                        |
|                                                | b. With MICRO INSTR set, REGISTER/DATA displays the micro-<br>instruction currently being executed.                                                             |
|                                                | c. With NORMAL DSPL set, REGISTER/DATA displays the data on the source bus.                                                                                     |
# TABLE 8. MAINTENANCE PANEL SWITCHES AND INDICATORS (CONT.)

| Indicator/Switch                                                   | Function                                                                                                                                                           |
|--------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PROCESSOR<br>DISABLES RT CLK                                       | DISABLE position inhibits counting up the real-time clock register<br>and counting down the monitor clock register.                                                |
| DISABLE/INT/EXT<br>switch (three-                                  | INT position connects the internal 1 Khz clock to the real-time clock and monitor clock functions.                                                                 |
| position)                                                          | EXT position connects the external clock source to the real-time clock and monitor clock functions.                                                                |
| AUTO START/START<br>switch (three-position<br>return-to-neutral)   | The AUTO START position, after power is applied, or restored after a power fault interrupt, causes the computer to execute the instruction at NDRO address 000000. |
|                                                                    | The momentary START position, starts normal computer operation in the selected mode.                                                                               |
| STOP switch (two-<br>position return-to-<br>neutral)               | Momentary operation to the STOP position, while the computer is executing instructions in the "run" mode, stops the computer.                                      |
| MA CLR<br>pushbutton switch                                        | Depressing the switch when the computer is in the "run" condition, clears the FAULT indicators on the control and maintenance panels.                              |
|                                                                    | Depressing the switch when the computer is not in the "run" condition clears the FAULT indicators and places the computer in an initial state.                     |
| BREAK PT READ/OFF<br>switch (two-position)                         | READ position stops the computer after reading data from the memory address entered in the breakpoint register.                                                    |
| BREAK PT WRITE/OFF<br>switch (two-position)                        | WRITE position stops the computer after writing data in the memory address entered in the breakpoint register.                                                     |
| PROCESSOR DISABLES<br>ADV P switch (two-position)                  | Up position disables advancing the P-register.                                                                                                                     |
| PROCESSOR DISABLES<br>INTERCMPTR TIME OUT<br>switch (two-position) | Up position inhibits the Class III, priority 1, intercomputer timeout interrupt.                                                                                   |
| MODE MICRO STEP<br>indicator-switch                                | Indicator lights when computer is in "micro-step" mode. Depressing the switch places computer in "micro-step" mode.                                                |
| MODE OR STEP<br>indicator-switch                                   | Indicator lights when computer is in "operation step" mode.<br>Depressing the switch clears "run" mode and places computer in<br>"op step" mode.                   |

# TABLE 8. MAINTENANCE PANEL SWITCHES AND INDICATORS (CONT.)

| Indicator/Switch                              | Function                                                                                                                                 |
|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| MODE RUN<br>indicator-switch                  | Indicator lights when computer is in "run" mode. Depressing the switch clears "op step" mode and places computer in "run" mode.          |
| DISPLAY SELECT<br>CLR pushbutton switch       | Depressing the switch clears DISPLAY NUMBER 0 through 3 and clears the "micro-step" mode.                                                |
| ALTER MODE                                    | The SET position:                                                                                                                        |
| (two-position)                                | a. enables each REGISTER/DATA indicator-switch to set when operated.                                                                     |
|                                               | b. causes all REGISTER/DATA indicator-switches to "clear" when the REGISTER/DATA SET/CLR switch is operated.                             |
|                                               | In the CLEAR position:                                                                                                                   |
|                                               | a. causes each REGISTER/DATA indicator-switch to clear when operated.                                                                    |
|                                               | b. causes all REGISTER/DATA indicator-switches to "set" when the REGISTER/DATA SET/CLR switch is operated.                               |
| REGISTER/DATA<br>SET/CLR<br>pushbutton switch | When operated, sets or clears (according to ALTER MODE SET/CLR position) all REGISTER/DATA indicator-switches.                           |
| REGISTER/DATA                                 | Indicators display the contents of a selected register.                                                                                  |
| indicator-switches                            | Depressing a switch modifies that particular bit of the selected register.                                                               |
| DISPLAY SELECT<br>indicator-switches          | Indicators identify the switch functions and the register being displayed by REGISTER/DATA indicators.                                   |
| MICRO ADRS                                    | Depressing the switch when computer is in "micro step" mode clears MICRO INSTR, NORMAL DSPL and selects micro-P register for display.    |
| MICRO INSTR                                   | Depressing the switch when computer is in the "micro step" mode clears MICRO ADRS, NORMAL DSPL and selects micro-I register for display. |

#### Indicator/Switch Function Depressing the switch clears MICRO ADRS, MICRO INSTR and NORMAL DSPL enables switch functions INSTR REG, GEN DSPL and GENL REG. Depressing the switch, when enabled by NORMAL DSPL, clears GENL **INSTR REG** DSPL and GENL REG functions and causes REGISTER/DATA to indicator-switch display the contents of the instruction register. Depressing the switch, when enabled by NORMAL DSPL, clears the **GENL DSPL** INSTR REG and GENL REG switch functions and causes indicator-switch REGISTER/DATA to display the contents of register selected by DISPLAY NUMBER. Depressing the switch, when enabled by NORMAL DSPL, clears the **GENL REG** indicator-switch INSTR REG and GENL DSPL switch functions and causes REGISTER/DATA to display the contents of the general register selected by DISPLAY NUMBER in the set designated by bit 14 of Status Register #1. Select and indicate register to be displayed by REGISTER/DATA DISPLAY NUMBER 3, 2, 1, 0 as follows: indicator-switches Bits GENL DSPL **GENL REG** 3,2,1,0 Selection Selection 0000 **P-Register** General Register 0 0001 SR #1 General Register 1 0010 SR #2 **General Register 2** 0011 **RTC** Lower **General Register 3** 0100 **RTC** Upper General Register 4 0101 Breakpoint General Register 5 I/O Control Memory 0110 **General Register 6** 0111 Page Register General Register 7 1000 Memory Address General Register 10 1001 **Output Data** General Register 11 1010 Monitor Clock General Register 12 1011 not assigned General Register 13 1100 not assigned **General Register 14** 1101 not assigned General Register 15 1110 not assigned General Register 16 1111 Load Micro P-Register General Register 17

## TABLE 8. MAINTENANCE PANEL SWITCHES AND INDICATORS (CONT.)

#### APPENDIX REPERTOIRE OF INSTRUCTIONS

Instructions defined in this list include the basic instruction set and those required for optional features in the computer. Users of computer configurations that do not include certain optional instructions must place those respective instructions in the "Not assigned" category and assemble programs accordingly. "Not assigned" codes generate an instruction fault interrupt when executed.

The instructions are described in the following format:

(Operation Code)

(ULTRA symbol) (instruction format) (instruction name)

(Detailed descriptive text that includes special designator interpretations when applicable)

When the a- or m-designator is used as a sub-function code, the information is presented in table form.

When the instruction also sets the Condition Code as a result of its function the symbol "(CC)" appears after the description.

#### Symbols Used In Instructions

| Symbol         | Description                                                                                                                                                                        |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| a              | The a-designator from instruction words (a-values are expressed in octal).                                                                                                         |
| xD             | The two's complement deviation value in a local jump instruction.                                                                                                                  |
| R <sub>a</sub> | The register designated by a.                                                                                                                                                      |
| m              | The m-designator from instruction words (m-values are expressed in octal).                                                                                                         |
| R <sub>m</sub> | The register designated by m.                                                                                                                                                      |
| Y              | The operand or operand address generated in the execution of an instruction.                                                                                                       |
| у              | The contents of the second word of an RK or RX instruction.                                                                                                                        |
| Р              | The Program Address register.                                                                                                                                                      |
| ()             | The contents of the location specified within the parenthesis.                                                                                                                     |
| CC             | The Condition Code                                                                                                                                                                 |
|                | Operation Code 00                                                                                                                                                                  |
| _              | <b>RR</b> Format – If the diagnostic jump switch is in the up position load the $\mu$ P register with the contents of general register 17; otherwise a "not assigned" instruction. |
|                | RI Format – Not assigned                                                                                                                                                           |
| _              | RK Format – Not assigned                                                                                                                                                           |

BL RX Format – BYTE LOAD Load the selected byte from address Y in bits 7 through 0 of  $R_a$  and clear bits 15 through 8. (CC)

## Operation Code 01

- LR RR Format LOAD Load  $(R_m)$  in  $R_a$ . (CC)
- LI RI Format Type 2 LOAD Load the contents of memory address Y in R<sub>a</sub>. (CC)
- LK RK Format LOAD Load the Operand Y in  $R_a$ .(CC)
- L RX Format LOAD Load the contents of memory address Y in R<sub>a</sub>. (CC)

### **Operation Code 02**

- (1) RR Format UNARY ARITHMETIC Perform the operation specified for the m-value in Table I and then set the Condition Code according to the quantity resulting in  $R_a$ .
- LDI RI Format, Type 2 LOAD DOUBLE Load the contents of addresses Y and Y+1 in  $R_a$  and  $R_{a+1}$  respectively. (CC)
- RK Format Not assigned
- LD RX Format LOAD DOUBLE This instruction shall load the contents of memory addresses Y and Y + 1 in  $R_a$  and  $R_{a+1}$  respectively. (CC)

### Operation Code 03

- (2) RR Format UNARY-CONTROL Perform the operation specified in Table II for the m-value. Set the condition code for m=0-3 and 15.
- RI Format Not assigned
- **RK** Format Not assigned
- LM RX Format LOAD MULTIPLE

Load the contents of sequential memory addresses beginning at Y, in sequential registers beginning at  $R_a$  and ending at  $R_m$ . If a is greater than m, load registers in the order  $R_a$ ,  $R_{a+1}, \ldots, R_{17}, R_0 \ldots R_m$ . Address Y is equal to y; no indexing or indirect addressing is performed.

1) See Table I

2) See Table II

| ULTRA<br>Symbol | m<br>Value | Operation                    | Description                                                                                                                                                                                   |
|-----------------|------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PR              | 0          | MAKE POSITIVE                | If $(R_a)$ are negative, perform the two's comple-<br>ment of $(R_a)$ and store the result in $R_a$ . When<br>the maximum negative number* is comple-<br>mented, set the overflow designator. |
|                 |            |                              | If $(R_a)$ are positive, do not change $(R_a)$                                                                                                                                                |
| NR              | 1          | MAKE NEGATIVE                | If $(R_a)$ are positive and not zero, perform the two's complement of $(R_a)$ and store the result in $R_a$ .                                                                                 |
|                 |            |                              | If $(R_a)$ are negative or zero, do not change $(R_a)$                                                                                                                                        |
| RR              | 2          | ROUND R <sub>a</sub>         | Add bit 15 of $R_{a+1}$ to $(R_a)$ and store the result in $R_a$ . $R_a$ must be even.                                                                                                        |
|                 | 3          |                              | Not assigned                                                                                                                                                                                  |
| TCR             | 4          | TWO'S COMPLEMENT,<br>SINGLE  | Perform the two's complement of $(R_a)$ and<br>store the result in $R_a$ . When the maximum<br>negative number is complemented, set the<br>overflow designator.                               |
| TCDR            | 5          | TWO'S COMPLEMENT,<br>DOUBLE  | Perform the two's complement of double length $(R_a, R_{a+1})$ and store the result in $R_a, R_{a+1}$ .<br>When the maximum negative number is complemented, set the overflow designator.     |
| OCR             | 6          | ONE'S COMPLEMENT,<br>SINGLE  | Perform the one's complement of $(R_a)$ and store the result in $R_a$ .                                                                                                                       |
|                 | 7          |                              | Not assigned                                                                                                                                                                                  |
| I ROR           | 10         | INCREASE R <sub>a</sub> BY 1 | Increase $(R_a)$ by 1 and store the result in $R_a$ .                                                                                                                                         |
| DROR            | 11         | DECREASE R <sub>a</sub> BY 1 | Decrease $(R_a)$ by 1 and store the result in $R_a$ .                                                                                                                                         |
| I RTR           | 12         | INCREASE R <sub>a</sub> BY 2 | Increase $(R_a)$ by 2 and store the result in $R_a$ .                                                                                                                                         |
| DRTR            | 13         | DECREASE R <sub>a</sub> BY 2 | Decrease $(R_a)$ by 2 and store the result in $R_a$ .                                                                                                                                         |
|                 | 14-17      |                              | Not assigned                                                                                                                                                                                  |

## TABLE I. UNARY-ARITHMETIC INSTRUCTION m-VALUES

\*(1,000,000,000,000,000) binary

| ULTRA<br>Symbol | m<br>Value | Operation                             | Description                                                                                                                                                                                                                  |
|-----------------|------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ER              | 0          | EXECUTIVE RETURN                      | Generate Class II priority 4 Interrupt, set the<br>Executive mode designator in the Status Register<br>and store (P)+1 in $R_a$ ; No-op if Class II is not<br>enabled (CC)                                                   |
| SSOR            | 1          | STORE STATUS<br>REGISTER #1           | Store the contents of Status Register #1<br>in $R_a$ . (CC)                                                                                                                                                                  |
| SSTR            | 2          | STORE STATUS<br>REGISTER #2           | Store the contents of Status Register #2 in $R_a$ . (CC)                                                                                                                                                                     |
| SCR             | 3          | STORE RTC LOWER                       | Store the contents of the Real Time Clock<br>Register, lower order half, in R <sub>a</sub> . (CC)                                                                                                                            |
| LPR             | 4          | LOAD P                                | Load (R <sub>a</sub> ) in P.                                                                                                                                                                                                 |
| LSOR            | 5          | LOAD STATUS<br>REGISTER #1            | Load (R <sub>a</sub> ) in Status Register #1.                                                                                                                                                                                |
| LSTR            | 6          | LOAD STATUS<br>REGISTER #2            | Load (R <sub>a</sub> ) in Status Register #2.                                                                                                                                                                                |
| LCR             | 7          | LOAD RTC LOWER                        | Load $(R_a)$ in the lower order half of the Real Time Clock Register.                                                                                                                                                        |
| ECR             | 10         | ENABLE RTC                            | Enable the Real Time Clock Register to<br>increase by one for each cycle of the RTC<br>oscillator. Generate an RTC Interrupt when<br>the lower half of the register overflows.                                               |
| DCR             | 11         | DISABLE RTC                           | Disable the Real Time Clock Register from<br>advancing. The RTC oscillator continues to<br>operate. Disable further RTC interrupts but<br>process any current queued RTC interrupt.                                          |
| LEM             | 12         | LOAD AND ENABLE<br>MONITOR CLOCK      | Load $(R_a)$ in the Monitor Clock Register and<br>enable the register to decrease by one for each<br>cycle of the RTC oscillator. Generate a<br>monitor clock interrupt when the register<br>contents equal zero.            |
|                 |            |                                       | Disable the Monitor Clock Register from<br>counting down.<br>Load $(R_a, R_a+1)$ in the Real Time Clock Register<br>and enable it to advance by one for each cycle of<br>clock.<br>Store the contents of the Real Time Clock |
| ECIR            | 16         | ENABLE RTC                            | Enable the generation of an RTC Interrupt when                                                                                                                                                                               |
| DCIR            | 17         | INTERRUPT<br>DISABLE RTC<br>INTERRUPT | the lower half of the register overflows.<br>Disable the generation of the RTC Interrupt.                                                                                                                                    |

## TABLE II. UNARY-CONTROL INSTRUCTION m-VALUES

- (1) RR Format UNARY-SHIFT Perform the operation specified in Table III for the m-value.
- RI Format Not assigned
- RK Format Not assigned
- BLX RX Format BYTE LOAD AND INDEX BY 1 Generate memory address Y, increase (R<sub>m</sub>) by 1, load the selected byte from memory address Y in bits 7 through 0 of R<sub>a</sub>, clear bits 8 through 15. (CC)

#### **Operation Code 05**

- SBR RR Format SET BIT Set the bit in  $R_a$  corresponding to the value of m. (CC)
- LXI RI Format, Type 2 LOAD AND INDEX BY 1 Generate memory address Y, increase  $(R_m)$  by 1 and then load the contents of memory address Y in Ra. (CC)
- RK Format Not assigned
- LX RX Format LOAD AND INDEX BY 1 Generate memory address Y, increase  $(R_m)$  by 1 and then load the contents of memory address Y in  $R_a$ . (CC)

### **Operation Code 06**

- ZBR RR Format ZERO BIT (Clear Bit) Clear the bit in  $R_a$  corresponding to the value of m. (CC)
- LDXI RI Format, Type 2 LOAD DOUBLE AND INDEX BY 2 Generate memory address Y, increase  $(R_m)$  by 1, load the contents of memory addresses Y + 1 in  $R_a$  + 1. Increase  $(R_m)$  by 1, load the contents of memory address Y in  $R_a$ . (CC)
- RK Format Not assigned
- LDX RX Format LOAD DOUBLE AND INDEX BY 2 Generate memory address Y, increase  $(R_m)$  by 1, load the contents of memory address Y + 1 in  $R_a + 1$ . Increase  $(R_m)$  by 1, load the contents of memory address Y into  $R_a$ . (CC)

### **Operation Code 07**

CBR RR Format – COMPARE BIT Compare the bit in  $R_a$  corresponding to the m-value with zero. (CC)

1 See Table III

| ULTRA<br>Symbol | M<br>Value | Operation        | Description                                                                                                                                                                                                                                                 |
|-----------------|------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SQR             | 0          | SQUARE ROOT*     | Perform the square root of the double length $(R_a, R_{a+1})$ and store the result in $R_{a+1}$ with the remainder in $R_a$ . Set the condition code.                                                                                                       |
| RVR             | 1          | REVERSE REGISTER | Change $(R_a)$ to the reverse order according to the 4-bit example and set the condition code.                                                                                                                                                              |
|                 |            |                  | 1 1 0 1 Initial                                                                                                                                                                                                                                             |
|                 |            |                  | 1 0 1 1 Final                                                                                                                                                                                                                                               |
| CNT             | 2          | COUNT ONES       | Count the number of one bits in $(R_a)$ , and store the count in $R_{a+1}$ .                                                                                                                                                                                |
| SFR             | 3          | SCALE FACTOR     | Shift the double length $(R_a, R_{a+1})$ to the left<br>with zeros extended to fill, until bits 15 and<br>14 of $R_a$ are not equal and store the shift<br>count in $R_{a+2}$ . (If the registers contain all zeros<br>or all ones, the shift count is 31.) |
|                 | 4-17       |                  | Not assigned.                                                                                                                                                                                                                                               |

## TABLE III. UNARY-SHIFT INSTRUCTION m-VALUE

\*Optional Math Pac instruction. The square root of a number larger than  $777777777_8$  or of a negative number sets the overflow designator bit 10, status register 1.

- LPI RI Format, Type 2 LOAD PSW Load the <u>contents</u> of memory addresses Y, Y + 1 and Y + 2 in Program Address Register, Status Register #1 and Status Register #2, respectively. Y = (R<sub>m</sub>).
- RK Format Not assigned
- LP RX Format LOAD PSW Load the <u>contents</u> of memory addresses Y, Y + 1 and Y + 2 in Program Address Register, Status Register #1 and Status Register #2, respectively.

- LRSR RR Format LOGICAL RIGHT SINGLE SHIFT Shift ( $R_a$ ) to the right n-places with zeros extended to fill. n is the value in bits 5-0 of  $R_m$ . (CC)
- RI Format Not assigned
- LRS RK Format LOGICAL RIGHT SINGLE SHIFT Shift ( $R_a$ ) to the right n places with zeros extended to fill. n is the value in bits 5-0 of operand Y. (CC)
- BS RX Format BYTE STORE Store bits 7-0 of  $(R_a)$  in the selected byte of memory address Y.

#### **Operation Code 11**

- ARSR RR Format ALGEBRAIC RIGHT SINGLE SHIFT Shift ( $R_a$ ) to the right n places with sign extended to fill. n is the value in bits 5-0 of  $R_m$ . (CC)
- SI RI Format, Type 2 STORE Store  $(R_a)$  at memory address Y.
- ARS Format RK ALGEBRAIC RIGHT SINGLE SHIFT Shift ( $R_a$ ) to the right n places with sign extended to fill. n is the value in bits 5-0 of operand Y. (CC)
- S RX Format STORE Store  $(R_a)$  at memory address Y.

- LRDR RR Format LOGICAL RIGHT DOUBLE SHIFT Shift the double length ( $R_a$ ,  $R_{a+1}$ ) to the right n-places with zeros extended to fill. n is the value in bits 5-0 of  $R_m$ . (CC)
- SDI RI Format, Type 2 STORE DOUBLE Store ( $R_a$ ) and ( $R_{a+1}$ ) at memory addresses Y and Y + 1 respectively.

- LRD RK Format LOGICAL RIGHT DOUBLE SHIFT Shift the double length  $(R_a, R_{a+1})$  to the right n places with zeros extended to fill. n is the value in bits 5-0 of operand Y. (CC)
- SD RX Format STORE DOUBLE Store  $(R_a)$  and  $(R_{a+1})$  at memory addresses Y and Y + 1 respectively.

- ARDR RR Format ALGEBRAIC RIGHT DOUBLE SHIFT Shift the double length ( $R_a$ ,  $R_{a+1}$ ) to the right n places with the sign extended to fill. n is the value in bits 5-0 of  $R_m$ .
- RI Format Not assigned
- ARD RK Format ALGEBRAIC RIGHT DOUBLE SHIFT Shift the double length  $(R_a, R_{a+1})$  to the right n places with the  $R_a$  sign extended to fill. n is the value in bits 5-0 of operand Y. (CC)

#### **Operation Code 14**

- ALSR RR Format ALGEBRAIC LEFT SINGLE SHIFT Shift ( $R_a$ ) to the left n places with zeros extended to fill. n is the value in bits 5-0 of  $R_m$ . (CC)
- RI Format Not assigned
- ALS RK Format ALGEBRAIC LEFT SINGLE SHIFT Shift (R<sub>a</sub>) to the left n places with zeros extended to fill. n is the value in bits 5-0 of operand Y. (CC)
- BSX RX Format BYTE STORE AND INDEX BY 1 Store bits 7-0 in  $R_a$  in the selected byte at memory address Y; and then increase  $(R_m)$  by 1.

- CLSR RR Format CIRCULAR LEFT SINGLE SHIFT Shift ( $R_a$ ) circularly to the left n places. n is the value in bits 5-0 of  $R_m$ . (CC)
- SXI RI Format, Type 2 STORE AND INDEX BY 1 Store ( $R_a$ ) at memory address Y; and then increase ( $R_m$ ) by 1. Y = ( $R_m$ ).
- CLS RK Format CIRCULAR LEFT SINGLE SHIFT Shift ( $R_a$ ) circularly to the left n places. n is the value of bits 5-0 of operand Y. (CC)

SX RX Format – STORE AND INDEX BY 1 Store ( $R_a$ ) at memory address Y; and then increase ( $R_m$ ) by 1. Y = ( $R_m$ )

#### **Operation Code 16**

- ALDR RR Format ALGEBRAIC LEFT DOUBLE SHIFT Shift the double length ( $R_a$ ,  $R_{a+1}$ ) to the left n places with zeros extended to fill. n is the value in bits 5-0 of  $R_m$ . (CC)
- SDXI RI Format, Type 2 STORE DOUBLE AND INDEX BY 2 Generate memory address Y. Store  $(R_{a+1})$  in memory address Y + 1, increase  $(R_m)$  by 1. Store  $(R_a)$  in memory address Y, increase  $(R_m)$  by 1.
- ALD RK Format ALGEBRAIC LEFT DOUBLE SHIFT Shift the double length  $(R_a, R_{a+1})$  to the left n places with zeros extended to fill. n is the value in bits 5-0 of operand Y. (CC)

#### **Operation Code 17**

- CLDR RR Format CIRCULAR LEFT DOUBLE SHIFT Shift the double length  $(R_a, R_{a+1})$  circularly to the left n places with bit 15 of  $R_a$  transferred to bit o of  $R_{a+1}$  in each shift. n is the value in bits 5-0 of  $R_m$ . (CC)
- SZI RI Format, Type 2 STORE ZEROS Store all zeros at memory address Y. Y =  $(R_m)$ .
- CLD RK Format CIRCULAR LEFT DOUBLE SHIFT Shift the double length  $(R_a, R_{a+1})$  circularly to the left n places with bit 15 of  $R_a$  transferred to bit 0 of  $R_{a+1}$  in each shift. n is the value in bits 5-0 of Y. (CC)
- SZ RX Format STORE ZEROS Store all zeros at memory address Y.

- SUR RR Format SUBTRACT Subtract ( $R_m$ ) from ( $R_a$ ) and store the result in  $R_a$ . (CC)
- SUI RI Format, Type 2 SUBTRACT Subtract the contents of memory address Y from  $(R_a)$  and store the result in  $R_a$ . (CC) Y =  $(R_m)$
- SUK RK Format SUBTRACT Subtract operand Y from  $(R_a)$  and store the result in  $R_a$ . (CC)
- SU RX Format SUBTRACT Subtract the contents of memory address Y from  $(R_a)$  and store the result in  $R_a$ . (CC)

- SUDR RR Format SUBTRACT DOUBLE Subtract the double length  $(R_m, R_{m+1})$  from the double length  $(R_a, R_{a+1})$  and store the result in  $R_a$  and  $R_{a+1}$ . (CC)
- SUDI RI Format, Type 2 SUBTRACT DOUBLE Subtract the double length contents of memory addresses Y, Y + 1 from the double length ( $R_a$ ,  $R_{a+1}$ ) and store the result in  $R_a$  and  $R_{a+1}$ . (CC)
- RK Format Not assigned
- SUD RX Format SUBTRACT DOUBLE Subtract the double length contents of memory addresses Y, Y + 1 from the double length ( $R_a$ ,  $R_{a+1}$ ) and store the result in  $R_a$  and  $R_{a+1}$ . (CC)

#### **Operation Code 22**

- AR PR Format ADD ADD  $(R_m)$  to  $(R_a)$  and store the result in  $R_a$ . (CC)
- AI RI Format, Type 2 ADD Add the contents of memory address Y to  $(R_a)$  and store the result in  $R_a$ . (CC)
- AK RK Format ADD Add operand Y to  $(R_a)$  and store the result in  $R_a$ . (CC)
- A RX Format ADD Add the contents of memory address Y to  $(R_a)$  and store the result in  $R_a$ . (CC)

- ADR RR Format ADD DOUBLE Add the double length  $(R_m, R_{m+1})$  to the double length  $(R_a, R_{a+1})$  and store the result in  $R_a$ and  $R_{a+1}$ . (CC)
- ADI RI Format, Type 2 ADD DOUBLE Add the double length contents of memory addresses Y, Y + 1 to the double length  $(R_a, R_{a+1})$ and store the result in  $R_a$  and  $R_{a+1}$ . (CC)
- RK Format Not assigned
- AD RX Format ADD DOUBLE Add the double length contents of memory address Y, Y + 1 to the double length  $(R_a, R_{a+1})$  and store the result in  $R_a$  and  $R_{a+1}$ . (CC)

- CR RR Format COMPARE Arithmetically compare  $(R_a)$  to  $(R_m)$ . (CC)
- CI RI Format, Type 2 COMPARE Arithmetically compare  $(R_a)$  to the contents of memory address Y. (CC)
- CK RK Format COMPARE Arithmetically compare  $(R_a)$  to operand Y. (CC)
- C RX Format COMPARE Arithmetically compare  $(R_a)$  to the contents of memory address Y. (CC)

#### **Operation Code 25**

- CDR PR Format COMPARE DOUBLE Arithmetically compare the double length  $(R_a, R_{a+1})$  to the double length  $(R_m, R_{m+1})$ . (CC)
- CDI RI Format, Type 2 COMPARE DOUBLE Arithmetically compare the double length  $(R_a, R_{a+1})$  to the double length contents of memory addresses Y, Y + 1. (CC)
- RK Format Not assigned
- CD RX Format COMPARE DOUBLE Arithmetically compare the double length  $(R_a, R_{a+1})$  to the double length contents of memory address Y, Y +1. (CC)

- MR RR Format MULTIPLY Multiply  $(R_m)$  by  $(R_{a+1})$  and store the double length result in  $R_a$ ,  $R_{a+1}$ . (CC)
- MI RI Format, Type 2 MULTIPLY Multiply the contents of memory address Y by  $(R_{a+1})$  and store the double length result in  $R_a$ ,  $R_{a+1}$ . (CC)
- MK RK Format MULTIPLY Multiply operand Y by  $(R_{a+1})$  and store the double length result in  $R_a$ ,  $R_{a+1}$ . (CC)
- M RX Format MULTIPLY Multiply the contents of memory address Y by  $(R_{a+1})$  and store the double length result in  $R_a$ ,  $R_{a+1}$ . (CC)

Note: For all divide operations, the remainder has the same sign as the dividend and the absolute value of the remainder is less than the absolute value of the divisor.  $(R_a, R_{a+1})$  may not be the maximum negative number.

- DR RR Format DIVIDE Divide the double length ( $R_a$ ,  $R_{a+1}$ ) by ( $R_m$ ), store the quotient in  $R_{a+1}$  and the remainder in  $R_a$ . (CC)
- DI RI Format, Type 2 DIVIDE Divide the double length  $(R_a, R_{a+1})$  by the contents of memory address Y, store the quotient in  $R_{a+1}$  and the remainder in  $R_a$ . (CC)
- DK RK Format DIVIDE Divide the double length  $(R_a, R_{a+1})$  by operand Y, store the quotient in  $R_{a+1}$  and the remainder in  $R_a$ . (CC)
- D RX Format DIVIDE Divide the double length  $(R_a, R_{a+1})$  by the contents of memory address Y, store the quotient in  $R_{a+1}$  and the remainder in  $R_a$ . (CC)

#### **Operation Code 30**

- ANDR RR Format AND Perform the logical AND of  $(R_a)$  and  $(R_m)$ , and store the result in  $R_a$ . (CC)
- ANDI RI Format, Type 2 AND Perform the logical AND of  $(R_a)$  and the contents of memory address Y and store the result in  $R_a$ . (CC)
- ANDK RK Format AND Perform the logical AND of  $(R_a)$  and operand Y, and store the result in  $R_a$ . (CC)
- AND RX Format AND Perform the logical AND of  $(R_a)$  and the contents of memory address Y, and store the result in  $R_a$ . (CC)

- ORR RR Format OR Perform the logical OR of  $(R_a)$  and  $(R_m)$ , and store the result in  $R_a$ . (CC)
- ORI RI Format, Type 2 OR Perform the logical OR of  $(R_a)$  and the contents of memory address Y, and store the result in  $R_a$ . (CC)

- ORK RK Format OR Perform the logical OR of  $(R_a)$  and operand Y, and store the result in  $R_a$ . (CC)
- OR RX Format OR Perform the logical OR of  $(R_a)$  and the contents of memory address Y, and store the result in  $R_a$ . (CC)

- XORR RR Format EXCLUSIVE OR Perform the exclusive OR of  $(R_a)$  and  $(R_m)$  and store the result in  $R_a$ . (CC)
- XORI RI Format, Type 2 EXCLUSIVE OR Perform the exclusive OR of  $(R_a)$  and the contents of memory address Y, and store the result in  $R_a$ . (CC)
- XORK RK Format EXCLUSIVE OR Perform the exclusive OR of  $(R_a)$  and operand Y, and store the result in  $R_a$ . (CC)
- XOR RX Format EXCLUSIVE OR Perform the exclusive OR of  $(R_a)$  and the contents of memory address Y, and store the result in  $R_a$ . (CC)

### **Operation Code 33**

- MSR RR Format MASKED SUBSTITUTE For each bit set in  $(R_{a+1})$  transfer the corresponding bit of  $(R_m)$  to the corresponding bit in  $R_a$ and leave the remaining bits in  $R_a$  unchanged. (CC)
- MSI RI Format, Type 2 MASKED SUBSTITUTE For each bit set in  $(R_{a+1})$  transfer the corresponding bit of the contents of memory address Y to the corresponding bit in  $R_a$  and leave the remaining bits in  $R_a$  unchanged. (CC)
- MSK RK Format MASKED SUBSTITUTE For each bit set in  $(R_{a+1})$  transfer the corresponding bit in operand Y to the corresponding bit in  $R_a$  and leave the remaining bits of  $R_a$  unchanged. (CC)

MS RX Format – MASKED SUBSTITUTE For each bit set in  $(R_{a+1})$  transfer the corresponding bit in the contents of memory address Y to the corresponding bit in  $R_a$  and leave the remaining bits of  $R_a$  unchanged. (CC)

- Note: This instruction with a positive mask will give results per Table 3; with a negative mask a resulting  $CC=00_2$  indicates equality and a  $CC\neq00_2$  indicates inquality.
- CMR RR Format COMPARE MASKED Compare (bit by bit) the result of the logical AND of  $(R_a)$  and  $(R_{a+1})$  to the result of the logical AND of  $(R_m)$  and  $(R_{a+1})$ . (CC)

- CMI RI Format, Type 2 COMPARE MASKED Compare (bit by bit) the logical AND of  $(R_a)$  and  $(R_{a+1})$  to the logical AND of contents of memory address Y and  $(R_{a+1})$ . (CC)
- CMK RK Format COMPARE MASKED Compare (bit by bit) the logical AND of  $(R_a)$  and  $(R_{a+1})$  to the logical AND of operand Y and  $(R_{a+1})$ . (CC)
- CM RX Format COMPARE MASKED Compare (bit by bit) the logical AND of  $(R_a)$  and  $(R_{a+1})$  to the logical AND of contents of memory address Y and  $(R_{a+1})$ . (CC)

- IOCR RR Format I/O COMMAND Execute the I/O command instruction stored in main memory address 000140 and clear bits 15 and 14 of that address.
- BFI RI Format, Type 2 BIASED FETCH Set the Condition Code on the contents of memory address Y and then set the two most significant bits at that memory location leaving the remaining bits unchanged.
- REX RK Format EXECUTIVE REMOTE Execute the instruction as specified by the contents of memory address Y; do not change (P) when reading this instruction. Then continue with the next sequential instruction unless the remote instruction changes (P).
- BF RX Format BIASED FETCH Set the Condition Code on the contents of memory address Y and then set the two most significant bits at that memory location leaving the remaining bits unchanged.

**Operation Code 36** – Not assigned

### Operation Code 37

RR Format -- CORDIC (optional feature)

Perform the arithmetic function specified by the m-designator on the initial contents of three general registers specified by the a-designator and leave the results in the same respective general registers. See Table IV for input parameters and output results.

a-designator specifies  $R_a$ ,  $R_{a+1}$  and  $R_{a+2}$ ; m-designator specifies function as follows:

|     | m-value | Function                                         |
|-----|---------|--------------------------------------------------|
| VF  | 0       | Vector function trigonometric mode               |
| RF  | 1       | Rotate function trigonometric mode               |
| VFP | 2       | Vector function trigonometric mode with prescale |
| RFP | 3       | Rotate function trigonometric mode with prescale |
| VH  | 4       | Vector function hyperbolic mode                  |
| RH  | 5       | Rotate function hyperbolic mode                  |
| VHP | 6       | Vector function hyperbolic mode with postscale   |
| RHP | 7       | Rotate function hyperbolic mode with postscale   |
|     | 10-17   | Not assigned                                     |

| 37 RR |                                            | INPUT PARAMETERS |                      | METERS           | OUTPUT RESULTS                                |                                                                              |                                                         |
|-------|--------------------------------------------|------------------|----------------------|------------------|-----------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------|
| m     | Name of Function                           | R <sub>a</sub>   | R <sub>a+1</sub>     | R <sub>a+2</sub> | $R_{a}(Y)$                                    | $R_{a+1}(X)$                                                                 | $R_{a+2}(W)$                                            |
| ()    | Trigonometric vector without prescale      | у                | x                    | 0                | 0                                             | $X = \frac{R}{K} = \frac{\sqrt{x^2 + y^2}}{K}$                               | $W = \theta = \tan^{-1} \frac{y}{x}$                    |
| 1     | Trigonometric rotate without prescale      | У                | x                    | θ                | $Y = \frac{y \cos \theta + x \sin \theta}{K}$ | $X = \frac{x \cos \theta - y \sin \theta}{K}$                                | 0                                                       |
| 2     | Trigonometric vector with prescale         | У                | x                    | 0                | 0                                             | $X = R = \sqrt{x^2 + y^2}$                                                   | $W = \theta = \tan^{-1} \frac{y}{x}$                    |
| 3     | Trigonometric rotate with prescale         | у                | x                    | θ                | $Y = y \cos \theta + x \sin \theta$           | $X = x \cos \theta - y \sin \theta$                                          | 0                                                       |
| 4     | Hyperbolic vector without postscale        | У                | x                    | 0                | 0                                             | $X = \frac{R}{K_1} = \frac{\sqrt{x^2 - y^2}}{K_1}$                           | $W = v = \tanh^{-1} \frac{y}{x}$                        |
| 5     | Hyperbolic rotate without postscale        | У                | x                    | v                | $Y = \frac{x \sinh v + y \cosh v}{K_1}$       | $X = \frac{x \cosh v + y \sinh v}{K_1}$                                      | 0                                                       |
| 6     | Hyperbolic vector with postscale           | у                | x                    | 0                | 0                                             | $X = \sqrt{x^2 - y^2}$                                                       | $W = v = \tanh^{-1} \frac{y}{x}$                        |
| 7     | Hyperbolic rotate with postscale           | у                | х                    | v                | $Y = x \sinh v + y \cosh v$                   | X = x cosh v + y sinh v                                                      | 0                                                       |
| l     | Sin $\theta$ cos $\theta$ without prescale | 0                | 0.46672 <sub>8</sub> | θ                | $Y = \sin \theta$                             | $X = \cos \theta$                                                            | 0                                                       |
| 6     | Log <sub>e</sub> x                         | x-1              | x+1                  | 0                | 0                                             | 2x                                                                           | $W = \frac{1}{2}\log_e x$ $= \tanh^{-1}\frac{x+1}{x-1}$ |
| 7     | Exponential                                | 1                | 1                    | v positive       | $Y = e^{v} = \sinh v + \cosh v$               | $\mathbf{X} = \mathbf{e}^{\mathbf{v}} = \cosh \mathbf{v} + \sinh \mathbf{v}$ | 0                                                       |
| 1     | Polar to Cartesian without prescale        | 0                | R                    | θ                | $Y = \frac{R \sin \theta}{K}$                 | $X = \frac{R \cos \theta}{K}$                                                | 0                                                       |
| 3     | Polar to Cartesian with prescale           | 0                | R                    | θ                | $Y = R \sin \theta$                           | $X = R \cos \theta$                                                          | 0                                                       |
| 1     | $\sin \theta$ ; $\cos \theta$              | 0                | 1                    | θ                | $Y = \frac{\sin \theta}{K}$                   | $X = \frac{\cos \theta}{K}$                                                  | 0                                                       |
|       |                                            |                  |                      | NOTES            |                                               |                                                                              |                                                         |

## TABLE IV. TRIGONOMETRIC AND HYPERBOLIC FUNCTIONS (Operation Code 37)

Cartesian coordinates x & v

Angle of rotation Trigonometric mode  $\theta$ 

Angle of rotation Hyperbolic mode v

0.466728 K

1.152178  $\mathbf{K}_{1}$ 

Bit 15 of all input parameters indicates sign: 0 = positive, 1 = negative

Two's Complement notation is used for negative values

The radix point for Registers  $R_a$  and  $R_{a+1}$  must be the same

The radix point for We Constant in hyperbolic mode is between bit  $2^{15}$  and bit  $2^{14}$ The maximum value for positive trigonometric coordinates x and y is  $33366_8$  for m = 0, 1 and  $55202_8$  for m = 2, 3 The maximum value for positive hyperbolic coordinates x and y is  $32700_8$  for m = 5 and  $26574_8$  for m = 7 Angle  $\theta$  is represented in Binary Angular Measurement (BAMS), Bit  $2^{14}$  represents 90°. Each successive bit equal to one represents an angle one-half as large as its adjoining higher order bit. Least significant bit = .0054931° = 19.7"  $y/x \leq .75$  for m = 4, 6 and x  $\leq 75646_8$  for m = 6

(1) RR Format – CONDITIONAL JUMP

Test for the condition specified in Table V for the a-value and perform one of the following:

- (1) If the specified condition is met, jump to the instruction located at the address specified by  $(R_m)$ . If the condition is not met execute the next instruction.
- (2) If a specified Stop, or a Stop Key condition is met stop the computer. When the computer is started after a stop or the condition is not met, load  $(R_m)$  in P and execute the instruction at that address (unconditional jump).
- LJ RI Format, Type 1 LOCAL JUMP Jump to the instruction located at memory address Y. Y = (P) + xD.
- (1) RK Format CONDITIONAL JUMP Test for the condition specified in Table V for the a value and perform one of the following:
  - (1) If the specified condition is met, jump to the instruction located at the address specified by operand Y. If the condition is not met execute the next instruction.
  - (2) If a specified Stop, or a Stop Key condition is met, stop the computer. When the computer is started after a stop or the condition is not met, load the operand Y in P and execute the instruction at that address (unconditional jump).
- RX Format CONDITIONAL JUMP Test for the condition specified in Table V for the a-value and perform one of the following:
  - (1) If the specified condition is met, jump to the instruction located at the address specified by the contents of memory address Y. If the condition is not met execute the next instruction.
  - (2) If a specified Stop, or a Stop Key condition is met, stop the computer. When the computer is started after a stop or the condition is not met, load (Y) in P and execute the instruction at that address (unconditional jump).

- XJR RR Format INDEX JUMP Test ( $R_a$ ) and perform one of the following:
  - (1) If  $(R_a)$  does not equal zero, decrease  $(R_a)$  by 1, jump to the instruction located at the address stored in  $R_m$ .
  - (2) If  $(R_a)$  equals zero, execute the next instruction.
- LJI RI Format, Type 1 LOCAL JUMP INDIRECT Jump unconditionally to the address specified by the contents of memory address Y.
- 1) See Table V

| ULTRA Symbol |     |     | Jump Condition |                                                                                              |                                                      |
|--------------|-----|-----|----------------|----------------------------------------------------------------------------------------------|------------------------------------------------------|
| RR           | RK  | RX  | a-<br>Value    | Condition code for<br>Arithmetic Operation<br>Indicates                                      | Condition code for<br>Compare Operation<br>Indicates |
| JER          | JE  | JE  | 0              | Zero                                                                                         | Equal                                                |
| JNER         | JNE | JNE | 1              | Not Zero                                                                                     | Not Equal                                            |
| JGER         | JGE | JGE | 2              | Positive                                                                                     | Greater Than or Equal                                |
| JLSR         | JLS | JLS | 3              | Negative                                                                                     | Less Than                                            |
|              |     |     |                |                                                                                              |                                                      |
| JOR          | JO  | JO  | 4              | Overflow designator is set                                                                   |                                                      |
| JCR          | JC  | JC  | 5              | Carry Designator is set                                                                      |                                                      |
| JPTR         | JPT | JPT | 6              | Power is out of tolerance                                                                    |                                                      |
| JBR          | JB  | JB  | 7              | Bootstrap 2 is selected                                                                      |                                                      |
| JR           | J   | J   | 10             | Unconditional jump                                                                           |                                                      |
| JSR          | JS  | JS  | 11             | Unconditional Stop; jump on restart.                                                         |                                                      |
| JKSR         | JKS | JKS | 12             | Stop if program stop key 1 is selected, then jump on restart; otherwise, unconditional jump  |                                                      |
| JKSR         | JKS | JKS | 13             | Stop if program stop key 2 is selected, then jump on restart; otherwise, unconditional jump. |                                                      |
|              |     |     | 14-17          | Unconditional jump                                                                           |                                                      |

### TABLE V. CONDITIONS FOR a-VALUE IN JUMP INSTRUCTIONS

XJ RK Format – INDEX JUMP

Test  $(R_a)$  and perform one of the following:

- (1) If  $(R_a)$  does not equal zero, decrease  $(R_a)$  by 1 and jump to the instruction located at address Y.
- (2) If  $(R_a)$  equals zero, execute the next instruction.

XJ RX Format – INDEX JUMP

Test (R<sub>a</sub>) and perform one of the following:

- (1) If  $(R_a)$  does not equal zero, decrease  $(R_a)$  by 1 and jump to the instruction located at the address specified by the <u>contents</u> of memory address Y.
- (2) If  $(R_a)$  equals zero, execute the next instruction.

- JLRR RR Format JUMP AND LINK REGISTERS Store (P)+1 in  $R_a$ , and jump to the instruction located at the address stored in  $R_m$ .
- RI Format Not assigned
- JLR RK Format JUMP AND LINK REGISTER Store (P)+2 in R<sub>a</sub>, and jump to the instruction located at the address specified by operand Y.
- JLR RX Format JUMP AND LINK REGISTER Store (P)+2 in R<sub>a</sub>, and jump to the instruction located at the address specified by the <u>contents</u> of address Y.

#### **Operation Code 43**

- **RR** Format Not assigned
- LJLM RI Format, Type 1 LOCAL JUMP AND LINK MEMORY Store (P)+1 at memory address Y, and jump to the instruction located at memory address Y+1. Y = (P)+xD.
- JLM RK Format JUMP AND LINK MEMORY Store (P)+2 at memory address Y, and jump to the instruction located at memory address Y+1.
- JLM RX Format JUMP AND LINK MEMORY Store (P)+2 at the address specified by the contents of address Y, and jump to the instruction located at the address specified by (Y)+1.

#### **Operation Code 44**

- JXR RR Format JUMP REGISTER = 0 Test ( $R_a$ ) and perform one of the following:
  - (1) If  $(R_a)$  equals zero, jump to the instruction located at the address stored in  $R_m$ .
  - (2) If  $(R_a)$  does not equal zero, execute the next instruction.

#### LJE RI Format, Type 1 – LOCAL JUMP EQUAL Test the Condition Code in the Status Register and perform one of the following:

- (1) If bit 8 of the Condition Code is "zero", jump to the instruction located at memory address Y. Y = (P)+xD.
- (2) If bit 8 of the Condition Code is "one", execute the next instruction.

- JZ RK Format JUMP REGISTER = 0 Test  $(R_a)$  and perform one of the following:
  - (1) If  $(R_a)$  equals zero, jump to the instruction located at the address specified by operand Y.
  - (2) If  $(R_a)$  does not equal zero, execute the next instruction.
- JZ RX Format JUMP REGISTER = 0 Test  $(R_a)$  and perform one of the following:
  - (1) If  $(R_a)$  equals zero, jump to the instruction located at address specified by the contents of memory address Y.
  - (2) If  $(R_a)$  does not equal zero, execute the next instruction.

- JNZR RR Format JUMP REGISTER  $\neq 0$ Test (R<sub>a</sub>) and perform one of the following:
  - (1) If  $(R_a)$  does not equal zero, jump to the instruction located at the address specified by  $R_m$ .
  - (2) If  $(R_a)$  equals zero, execute the next instruction.
- LJNE RI Format, Type 1 LOCAL JUMP NOT EQUAL Test the Condition Code and perform one of the following:
  - (1) If bit 8 of the Condition Code is "one", jump to the instruction located at memory address Y. Y = (P)+xD.
  - (2) If bit 8 of the Condition Code is "zero", execute the next instruction.
- JNZ RK Format JUMP REGISTER  $\neq 0$ Test (R<sub>a</sub>) and perform one of the following:
  - (1) If  $(R_a)$  does not equal zero, jump to the instruction located at the address specified by operand Y.
  - (2) If  $(R_a)$  equals zero, execute the next instruction.
- JNZ RX Format JUMP REGISTER  $\neq 0$ Test (R<sub>a</sub>) and perform one of the following:
  - (1) If  $(R_a)$  does not equal zero, jump to the instruction located at the address specified by the contents of memory address y.
  - (2) If  $(R_a)$  equals zero, execute the next instruction.

- JPR RR Format JUMP REGISTER POSITIVE Test ( $R_a$ ) and perform one of the following:
  - (1) If  $(R_a)$  is equal to or greater than zero, jump to the instruction located at the address specified by  $R_m$ .
  - (2) If  $(R_a)$  is less than zero, execute the next instruction.
- LJGE RI Format, Type 1 LOCAL JUMP GREATER THAN OR EQUAL Test the Condition Code and perform one of the following:
  - (1) If bit 9 of the Condition Code is "zero", jump to the instruction located at memory address Y. Y = (P)+xD.
  - (2) If bit 9 of the Condition Code is "one", execute the next instruction.
- JP RK Format JUMP REGISTER POSITIVE Test (R<sub>a</sub>) and perform one of the following:
  - (1) If  $(R_a)$  is equal to or greater than zero, jump to the instruction located at the address specified by operand y.
  - (2) If  $(\mathbf{R}_a)$  is less than zero, execute the next instruction.
- JP RX Format JUMP REGISTER POSITIVE Test ( $R_a$ ) and perform one of the following:
  - (1) If  $(R_a)$  is equal to or greater than zero, jump to the instruction located at address specified by the <u>contents</u> of memory address Y.
  - (2) If  $(R_a)$  is less than zero, execute the next instruction.

### **Operation Code 47**

- JNR RR Format JUMP REGISTER NEGATIVE Test ( $R_a$ ) and perform one of the following:
  - (1) If  $(R_a)$  is less than zero, jump to the instruction located at the address specified by  $R_m$ .
  - (2) If  $(R_a)$  is equal to or greater than zero, execute the next instruction.

### LJLS RI Format, Type 1 – LOCAL JUMP LESS THAN Test the Condition Code and perform one of the following:

- (1) If bit 9 of the Condition Code is "one", jump to the instruction located at memory address Y. Y = (P)+xD.
- (2) If bit 9 of the Condition Code is "zero", execute the next instruction.

- JN RK Format JUMP REGISTER NEGATIVE Test  $(R_a)$  and perform one of the following:
  - (1) If  $(R_a)$  is less than zero, jump to the instruction located at the address specified by operand Y.
  - (2) If  $(R_a)$  is equal to or greater than zero, execute the next instruction.

### JN RX Format – JUMP REGISTER NEGATIVE Test $(R_a)$ and perform one of the following:

- (1) If  $(R_a)$  is less than zero, jump to the instruction located at the address specified by the contents of memory address Y.
- (2) If  $(R_a)$  is equal to or greater than zero, execute the next instruction.

### **Operation Code 50**

### FSUR RR Format – FLOATING POINT SUBTRACT

Subtract the floating point number  $(R_m, R_{m+1})$  from the floating point number  $(R_a, R_{a+1})$ ; store the normalized floating point difference in  $R_a$ ,  $R_{a+1}$  and then set the Condition Code. If residue is specified, store the residue in  $R_{a+2}$  and  $R_{a+3}$  in floating point format.

### FSUI RI Format, Type 2 – FLOATING POINT SUBTRACT Subtract the floating point number at memory addresses Y, Y+1 from the floating point number ( $R_a$ , $R_{a+1}$ ); store the normalized floating point difference in $R_a$ , $R_{a+1}$ and then set the Condition Code. If residue is specified, store the residue in $R_{a+2}$ and $R_{a+3}$ in floating point format.

– RK Format – Not assigned

### FSU RX Format – FLOATING POINT SUBTRACT Subtract the floating point number at memory addresses Y, Y+1 from the floating point number ( $R_a$ , $R_{a+1}$ ); store the normalized floating point difference in $R_a$ , $R_{a+1}$ and then set the Condition Code. If residue is specified, store the residue in $R_{a+2}$ and $R_{a+3}$ in floating point format.

### **Operation Code 51**

## FAR RR Format – FLOATING POINT ADD

Add the floating point number  $(R_m, R_{m+1})$ , to the floating point number  $(R_a, R_{a+1})$ ; store the normalized floating point sum in  $R_a$ ,  $R_{a+1}$  and then set the Condition Code. If residue is specified, store the residue in  $R_{a+2}$  and  $R_{a+3}$  in floating point format.

## FAI RI Format, Type 2 – FLOATING POINT ADD

Add the floating point number at memory addresses Y, Y+1 to the floating point number  $(R_a, R_{a+1})$ ; store the normalized floating point sum in  $R_a$ ,  $R_{a+1}$  and then set the Condition Code. If rounding is not specified, store the residue in  $R_{a+2}$  and  $R_{a+3}$  in floating point format.

– RK Format – Not assigned

#### FA RX Format – FLOATING POINT ADD

Add the floating point number at memory addresses Y, Y+1 to the floating point number  $(R_a, R_{a+1})$ ; store the normalized floating point sum in  $R_a$ ,  $R_{a+1}$  and then set the Condition Code. If residue is specified, store the residue in  $R_{a+2}$  and  $R_{a+3}$  in floating point format.

#### **Operation Code 52**

#### FMR RR Format – FLOATING POINT MULTIPLY

Multiply the floating point number  $(R_m, R_{m+1})$  by the floating point number  $(R_a, R_{a+1})$ ; store the normalized floating point product in  $R_a$ ,  $R_{a+1}$  and then set the Condition Code.  $(R_a, R_{a+1})$  is a floating point number representing the most significant digits of the product. If residue is specified,  $R_{a+2}$  and  $R_{a+3}$  contain a floating point number representing the least significant portion of the product.

#### FMI RI Format, Type 2 – FLOATING POINT MULTIPLY

Multiply the floating point number at memory addresses Y, Y+1 by the floating point number  $(R_a, R_{a+1})$ ; store the normalized floating point product in  $R_a$ ,  $R_{a+1}$  and then set the Condition Code.  $(R_a, R_{a+1})$  is a floating point number representing the most significant digits of the product. If residue is specified,  $R_{a+2}$  and  $R_{a+3}$  contain a floating point number representing the least significant portion of the product.

– RK Format – Not assigned

#### FM RX Format – FLOATING POINT MULTIPLY

Multiply the floating point number at memory addresses Y, Y+1 by the floating point number  $(R_a, R_{a+1})$ ; store the normalized floating point product in  $R_a$ ,  $R_{a+1}$  and then set the Condition Code.  $(R_a, R_{a+1})$  is a floating point number representing the most significant digits of the product. If residue is specified,  $R_{a+2}$  and  $R_{a+3}$  contain a floating point number representing the least significant portion of the product.

#### **Operation Code 53**

## FDR RR Format – FLOATING POINT DIVIDE Divide the floating point number $(R_a, R_{a+1})$ by the floating point number $(R_m, R_{m+1})$ ; store the normalized floating point quotient in $R_a$ , $R_{a+1}$ and then set the Condition Code. If residue is specified, $R_{a+2}$ and $R_{a+3}$ contain the remainder in floating point format.

FDI RI Format, Type 2 – FLOATING POINT DIVIDE Divide the floating point number  $(R_a, R_{a+1})$  by the floating point number at memory addresses Y, Y+1; store the normalized floating point quotient in  $R_a$ ,  $R_{a+1}$  and then set the Condition Code. If residue is specified,  $R_{a+2}$  and  $R_{a+3}$  contain the remainder in floating point format.

– RK Format – Not assigned

### FD RX Format – FLOATING POINT DIVIDE Divide the floating point number $(R_a, R_{a+1})$ by the floating point number at memory addresses Y, Y+1; store the normalized floating point quotient in $R_a$ , $R_{a+1}$ and then set the Condition Code. If residue is specified, $R_{a+2}$ and $R_{a+3}$ contain the remainder in floating point format.

- LARR RR Format LOAD PAGE ADDRESS REGISTER Load  $(R_m)$  in the page register specified by  $(R_a)$  5-0.
- LARI RI Format, Type 2 LOAD PAGE ADDRESS REGISTER Load page register as specified by  $(R_a)$  with the contents of the memory address specified by  $(R_m)$ .
- RK Format Not assigned
- LARM RX Format LOAD PAGE ADDRESS REGISTER MULTIPLE Load the contents of sequential memory addresses beginning at Y, in sequential page registers beginning at the address defined by  $(R_a)$  5-0 until the number of executions equals one plus the count in  $(R_a)$  13-8. A count of "zero" loads one page register.

#### **Operation Code 55**

- SARR RR Format STORE PAGE ADDRESS REGISTER Store the page register specified by  $(R_a)$  5-0 in  $R_m$ .
- SARI RI Format, Type 2 STORE PAGE ADDRESS REGISTER Store the page register specified by  $(R_a)$  5-0 memory address specified by  $(R_m)$ .
- RK Format Not assigned
- SARM RX Format STORE PAGE ADDRESS REGISTER MULTIPLE Store the contents of sequential page registers beginning at the register number defined by  $(R_a)$ 5-0 in sequential memory addresses beginning at Y until the number of executions equals one plus the count in  $(R_a)$  13-8. A count of "zero" stores one page register.

#### **Operation Code 56**

- MDR RR Format MULTIPLY DOUBLE Multiply the double length  $(R_m, R_{m+1})$  by the double length  $(R_a, R_{a+1})$ , store the result in  $R_a^*, R_{a+1}, R_{a+2}, R_{a+3}$ . (CC)
- MDI RI Format, Type 2 MULTIPLY DOUBLE Multiply the double length contents of memory addresses Y, Y+1 by the double length  $(R_a, R_{a+1})$ , store the results in  $R_a^*$ ,  $R_{a+1}$ ,  $R_{a+2}$ ,  $R_{a+3}$ . (CC)
- RK Format Not assigned

\*Bit 15 of  $(R_a)$  is the sign bit for the 64-bit operand.

#### MD RX Format – MULTIPLY DOUBLE

Multiply the double length contents of memory addresses Y, Y+1 by the double length  $(R_a, R_{a+1})$ , store the results in  $R_a^*$ ,  $R_{a+1}$ ,  $R_{a+2}$ ,  $R_{a+3}$ . (CC)

#### **Operation Code 57**

See Note under Operation Code 27

- DDR RR Format DIVIDE DOUBLE Divide the number  $(R_a^*, R_{a+1}, R_{a+2}, R_{a+3})$  by the double length number  $(R_m, R_{m+1})$ , store the double length quotient in  $R_{a+2}$ ,  $R_{a+3}$  and the double length remainder in  $R_a$ ,  $R_{a+1}$ . (CC)
- DDI RI Format, Type 2 DIVIDE DOUBLE Divide the number ( $R_a^*$ ,  $R_{a+1}$ ,  $R_{a+2}$ ,  $R_{a+3}$ ) by the double length contents of memory address Y, Y+1, store the double length quotient in  $R_{a+2}$ ,  $R_{a+3}$  and the double length remainder in  $R_a$ ,  $R_{a+1}$ . (CC)
- RK Format Not assigned
- DD RX Format DIVIDE DOUBLE Divide the number ( $R_a^*$ ,  $R_{a+1}$ ,  $R_{a+2}$ ,  $R_{a+3}$ ) by the double length contents of memory address Y, Y+1, store the double length quotient in  $R_{a+2}$ ,  $R_{a+3}$  and the double length remainder in  $R_a$ ,  $R_{a+1}$ . (CC)

#### **Operation Code 60**

RR Format – Not assigned RI Format – Not assigned RK Format – Not assigned RX Format – Not assigned

- LLRS RL-1 Format LOGICAL RIGHT SINGLE SHIFT Shift ( $R_a$ ) right n places with zeros extended to fill, and set the Condition Code; n is the value of the m-designator.
- LARS RL-2 Format ALGEBRAIC RIGHT SINGLE SHIFT Shift ( $R_a$ ) right n places with the sign extended to fill, and set the Condition Code; n is the value of the m-designator.
- LLRD RL-3 Format LOGICAL RIGHT DOUBLE SHIFT Shift the double length  $(R_a, R_{a+1})$  right n places with zeros extended to fill, and set the Condition Code; n is the value of the m-designator.
- LARD RL-4 Format ALGEBRAIC RIGHT DOUBLE SHIFT Shift the double length  $(R_a, R_{a+1})$  right n places with sign extended to fill, and set the Condition Code; n is the value of the m-designator.
  - \*Bit 15 of  $(R_a)$  is the sign bit for the 64-bit operand. The dividend cannot be the maximum negative number.

RR Format – Not assigned RI Format – Not assigned RK Format – Not assigned RX Format – Not assigned

- LALS RL-1 Format ALGEBRAIC LEFT SINGLE SHIFT Shift ( $R_a$ ) left n places with zeros extended to fill, and set the Condition Code; n is the value of the m-designator.
- LCLS RL-2 Format CIRCULAR LEFT SINGLE SHIFT Shift  $(R_a)$  left circular n places, and set the Condition Code; n is the value of the m-designator.
- LALD RL-3 Format ALGEBRAIC LEFT DOUBLE SHIFT Shift the double length  $(R_a, R_{a+1})$  left n places with zeros extended to fill, and set the Condition Code; n is the value of the m-designator.
- LCLD RL-4 Format CIRCULAR LEFT DOUBLE SHIFT Shift the double length  $(R_a, R_{a+1})$  left circular n places, and set the Condition Code; n is the value of the m-designator.

### **Operation Code 62**

RR Format – Not assigned

RI Format – Not assigned

RK Format - Not assigned

RX Format – Not assigned

- LSU RL-1 Format SUBTRACT Subtract the 4-bit m-value from  $(R_a)$ , store the result in  $R_a$ . (CC)
- LSUD RL-2 Format SUBTRACT DOUBLE Subtract the 4-bit m-value from the double length  $(R_a, R_{a+1})$ , store the result in  $R_a, R_{a+1}$ . (CC)
- LA RL-3 Format ADD Add the 4-bit m-value to  $(R_a)$ , store the result in  $R_a$ . (CC)
- LAD RL-4 Format ADD DOUBLE Add the 4-bit m-value to the double length  $(R_a, R_{a+1})$ , store the result in  $R_a$ ,  $R_{a+1}$ . (CC)

|      | Operation Code 63                                                                                                                                               |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      | RR Format – Not assigned                                                                                                                                        |
|      | RI Format – Not assigned                                                                                                                                        |
|      | RK Format – Not assigned                                                                                                                                        |
|      | RX Format – Not assigned                                                                                                                                        |
| LL   | RL-1 Format – LOAD<br>Load the 4-bit m-value into R <sub>a</sub> . (CC)                                                                                         |
| LC   | RL-2 Format – COMPARE Arithmetically compare the 4-bit m-value with $(R_a)$ . (CC)                                                                              |
| LMUL | RL-3 Format – MULTIPLY<br>Multiply the 4-bit m-value by $(R_{a+1})$ , store the double length result in $R_a$ , $R_{a+1}$ . (CC)                                |
| LDIV | RL-4 Format – DIVIDE<br>Divide the double length ( $R_a$ , $R_{a+1}$ ) by the 4-bit m-value, store the quotient in $R_{a+1}$ , the<br>remainder in $R_a$ . (CC) |
|      | Operation Code 64                                                                                                                                               |
| _    | RR Format – Not assigned                                                                                                                                        |
| _    | RI Format – Not assigned                                                                                                                                        |
| _    | RK Format – Not assigned                                                                                                                                        |
| BSU  | RX Format – BYTE SUBTRACT<br>Subtract the selected byte of the contents of memory address Y from $(R_a)$ , store the result<br>in $R_a$ . (CC)                  |
|      | Operation Code 65                                                                                                                                               |

- RR Format Not assigned
- RI Format Not assigned
- RK Format Not assigned
- BA RX Format BYTE ADD Add the selected byte from the contents of memory address Y to  $(R_a)$ , store the sum in  $R_a$ . (CC)

- **RR** Format Not assigned
- RI Format Not assigned
- RK Format Not assigned
- BC RX Format BYTE COMPARE Arithmetically compare  $(R_a)$  to the selected byte of contents of memory address Y and set the Condition Code.

- RR Format Reserved for "user" defined micro program instructions; otherwise not assigned.
   RI Format (Same as RR)
- RK Format (Same as RR)
- BCX RX Format BYTE COMPARE AND INDEX BY 1 Arithmetically compare  $(R_a)$  to the selected byte of contents of memory address Y, set the Condition Code and increase  $(R_m)$  by 1.

### INPUT/OUTPUT INSTRUCTIONS

### **Operation Code 70**

## RR Format – CHANNEL CONTROL (Command/Chaining) Perform the operation specified for the m-value in Table VI

| ULTRA<br>Symbol | m-<br>Value | Operations effecting all channels collectively (command or chaining)                                                                                                                                                             |
|-----------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ſ               | 0           | *Master Clear – deactivate all chains and data buffers<br>– disable all external interrupt data storage<br>and associated monitors, clear EIE lines<br>– clear monitor and suppress flags.                                       |
|                 | 1           | Not assigned                                                                                                                                                                                                                     |
|                 | 2           | Not assigned                                                                                                                                                                                                                     |
|                 | 3           | Not assigned                                                                                                                                                                                                                     |
| ACR 1           | 4           | *Enable all external interrupt data store ; set EIE lines.                                                                                                                                                                       |
|                 | 5           | *Disable all external interrupt data store ; clear EIE lines.                                                                                                                                                                    |
| l               | 7           | priority 2, 3 and 4 interrupt monitors to anow Class III,<br>interrupt data were stored while monitors were disabled,<br>generate the Class III, priority 2 interrupt.<br>*Disable all priority 2, 3 and 4 interrupt generation. |
|                 |             | Operations effecting only the channel specified by the a-designator (command) or the associated channel (chaining)                                                                                                               |
| C               | 10          | Master Clear the channel (See $m = 0$ above)                                                                                                                                                                                     |
|                 | 10          | Not assigned                                                                                                                                                                                                                     |
|                 | 12          | Not assigned                                                                                                                                                                                                                     |
|                 | 13          | Not assigned                                                                                                                                                                                                                     |
| CCR 🖌           | 14          | Enable the channel external interrupt data store; set EIE lines                                                                                                                                                                  |
|                 | 15          | Disable the channel external interrupt data store; clear EIE lines                                                                                                                                                               |
|                 | 16          | Enable the channel Class III priority 2, 3 and 4                                                                                                                                                                                 |
| L               | 17          | interrupt generation (See m = 6 above)<br>Disable the channel Class III priority 2, 3 and 4<br>interrupt generation                                                                                                              |

## TABLE VI. CHANNEL CONTROL INSTRUCTION m-DESIGNATOR

\*The a-designator must be zero.

RI Format - Not assigned

RK Format - Not assigned

(1) See Table VI.

### IO RX Format – INITIATE TRANSFER (Chaining)

Load the contents of memory addresses Y and Y+1 in control memory BCW and BAP locations, respectively, and enable input/output transfers on the channel corresponding to the chain executing the instruction. Disable the chain until the buffer terminates and then enable the chain corresponding to buffer terminated (the m-designator is not used and Y must be an even number).

| a-Value            | Transfer Mode                |
|--------------------|------------------------------|
| XX00               | Input data                   |
| XX01               | Output data                  |
| XX10               | External function            |
| XX11               | External function with force |
| X can be<br>0 or 1 |                              |

#### TABLE VII. INITIATE TRANSFER INSTRUCTION a-VALUE

#### **Operation Code 71**

RR Format - Not assigned

RI Format – Not assigned

## RK Format – INITIATE CHAIN (Command)

Transfer Y to the control memory input or output Chain Address Pointer as specified by the m-designator for the channel specified by the a-designator and enable the chain for that channel.

ICK  $m = 2 \Rightarrow$  Input Chain

OCK  $m = 6 \Rightarrow$  Output Chain

Other m-values load operand Y in the control memory location specified by the m designator.

- LCMK RK Format LOAD CONTROL MEMORY (Chaining) Load operand Y in the control memory location specified in Table VIII for the m-designator (a-designator values are not interpreted.)
- WCM RX Format LOAD CONTROL MEMORY (Command) Load the contents of memory address Y in the control memory location specified in Table VIII for the combined am-designator.
- LCM RX Format LOAD CONTROL MEMORY (Chaining) Load the contents of memory address Y in the control memory location specified in Table VIII for the m-designator (m-values 3, 7 and 13-17 and all a-designator values are not interpreted.)

| a-<br>Value | m-<br>Value                                                                     | Register selected                                                                             |         |
|-------------|---------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|---------|
|             | 0<br>1<br>2<br>3                                                                | TM, O, B and Buffer word count<br>Buffer Address Pointer<br>Chain Address Pointer<br>Not used | Input   |
|             | 4<br>5<br>6                                                                     | TM, O, B and buffer word count<br>Buffer Address Pointer<br>Chain Address Pointer             | Output  |
|             | 7<br>10<br>11<br>12**                                                           | Not used<br>Monitor register<br>Suppress register<br>Serial mode information register         | Serial* |
|             | 13-17                                                                           | Not used                                                                                      | ,       |
| 0-17        | Channel designator for command instructions, not used for chaining instructions |                                                                                               |         |

#### TABLE VIII. CONTROL MEMORY ADDRESS SELECTION

\*MIL-STD-188, VACALES and EIA-STD-RS232 serial channels.

\*\*See Figure I for interpretation of serial mode information.



### Figure I. Serial Mode Information Interpretation

- RR Format not assigned
- RI Format Not assigned
- RK Format Not assigned
- RCM RX Format STORE CONTROL MEMORY (Command) Store in memory address Y the contents of control memory location specified in Table VIII for the combined am-designator.
- SCM RX Format STORE CONTROL MEMORY (Chaining) Store in memory address Y the contents of control memory location specified in Table VIII for the m-designator (a-designator values are not interpreted).

#### **Operation Code 73**

RR Format – HALT/INTERRUPT Perform the operation specified as follows:

HCRIf a = 0, halt the chaining actionIPRIf a = 1, generate the chain interrupt to the central processor.

The m-designator and a-values 2-178 are not interpreted.

RI Format – Not assigned

RK Format – Not assigned

RX Format – SET/CLEAR FLAG (Chaining) Set or clear the most significant two bits (flag) in memory location specified by Y as follows:

| SF | If $a = 1$ , set the flag   |
|----|-----------------------------|
| ZF | If $a = 0$ , clear the flag |

The m-designator is not used.

#### **Operation Code 74**

RR Format – Not assigned

RI Format – Not assigned

#### SJC RK Format – CONDITIONAL JUMP (Chaining)

If the condition specified for the a-value in Table IX is satisfied, load the chain address pointer location with Y; otherwise execute the next sequential instruction in the chain. Clear the designator tested in either case.

RX Format - Not assigned

SFSC RR Format – SEARCH FOR SYNC/SET MONITOR/SET SUPPRESS (Chaining) Condition the IOC for the next activated input buffer to perform the operation specified by bits 3, 2, 1 and 0 of the m-designator as follows:

 $2^{0}$ -bit set (Set synchronous serial channel active) Set the synchronous serial channel active and enable the chain for the channel. If  $2^{0}$ -bit is clear, disable synchronization.

2<sup>1</sup>-bit set (Set Suppress on synchronous and asynchronous channel) Compare each character of the input stream to the character in the suppress register and store it in memory until equality is detected, then suppress that character.

 $2^2$ -bit set (Set Monitor on synchronous or asynchronous channel)

Compare each character of the input stream to the character in the monitor register and store it in memory. When equality is detected set the monitor designator, store the character and enable the channel chain (terminate the buffer). If  $2^2$ -bit is cleared, disable set monitor.

 $2^3$ -bit and  $2^0$ -bit set (Search for Sync on synchronous channels)

At each bit-time of the incoming data stream, compare the value of a character length word to the character in the suppress register. When equality is detected, compare the next character to the suppress register and enable the channel chain; if equality is detected again set the suppress designator. If  $2^3$ -bit is clear, disable the search for sync function.

2<sup>3</sup>-bit set 2<sup>2</sup>-bit clear (Search for Sync Bit by Bit on VACALES Channels)

At each bit time of incoming data stream, compare the value of a character length to the contents of the suppress register. When a match occurs start assembling the next input data and enable the next chain instruction. If  $2^3$ -bit is cleared, disable search for sync.

2<sup>3</sup>-bit and 2<sup>2</sup>-bit set (Search for Sync Character on VACALES Channels)

Compare each character of the input stream to the contents of the suppress register. When a compare results in a match, set the suppress flag and enable the next chain instruction. If compare does not result in a match, the suppress flag is not set and the next chain instruction is enabled.

RK Format – Not assigned RI Format – Not assigned RX Format – Not assigned

### Operation Code 76

RR Format – SET/CLEAR DISCRETE (Command and chaining) Set or clear the discrete associated with the MIL-STD-188C, VACALES or EIA-STD-RS232 serial interface according to the m-value in Table X.

SICR Command instruction – "a" specifies the channel

CSIR Chaining instruction – "a" is not used.
RI Format – Not assigned RK Format – Not assigned

RX Format – STORE STATUS (Command and chaining) Store the channel status word at memory address Y (bit-interpretation is shown in Table XI.

- SST Command instruction "a" specifies the channel.
- CSST Chaining instruction "a" is not used.

**Operation Code 77** – Not assigned.

| a-Value | Jump Condition                           |  |  |
|---------|------------------------------------------|--|--|
| 0       | Unconditional jump                       |  |  |
| 1       | Jump if "suppress" designator is not set |  |  |
| 2       | Jump if "monitor" designator is set      |  |  |
| 3-17    | Not used                                 |  |  |

TABLE IX. a-DESIGNATOR JUMP CONDITIONS

|                  |          | MIL-STD-188C/VACALES    |                                 |                            | EIA-STD-RS2            | 32                 |
|------------------|----------|-------------------------|---------------------------------|----------------------------|------------------------|--------------------|
| Octal<br>m-Value | Function | Discrete                | Line Designator<br>MIL-STD-188C | Line Designator<br>VACALES | Discrete               | Line<br>Designator |
| 0                | Set      | Loop test* (internal)   | _                               | -                          | Loop test* (internal)  | _                  |
| 1                | Clear    | Loop test* (internal)   | -                               | -                          | Loop test* (internal)  | _                  |
| 2                | Clear    | Not used                | Not used                        | Not used                   | Spare                  | _                  |
| 3                | Set      | Not used                | Not used                        | Not used                   | Spare                  |                    |
| 4                | Clear    | Outbound Control Line 6 | J (off)                         | J1                         | Spare                  | -                  |
| 5                | Set      | Outbound Control Line 6 | J (on)                          | J1                         | Spare                  | _                  |
| 6                | Clear    | Outbound Control Line 5 | H (off)                         | Transmitter Prep.          | Enable Ring Indicator* | CE                 |
| 7                | Set      | Outbound Control Line 5 | H (on)                          | Transmitter Prep.          | Enable Ring Indicator* | CE                 |
| 10               | Clear    | Outbound Control Line 4 | G (off)                         | G1                         | Request to Send        | CA                 |
| 11               | Set      | Outbound Control Line 4 | G (on)                          | G1                         | Request to Send        | CA                 |
| 12               | Clear    | Outbound Control Line 3 | F (off)                         | F1                         | New Sync               | CH                 |
| 13               | Set      | Outbound Control Line 3 | F (on)                          | F1                         | New Sync               | CH                 |
| 14               | Clear    | Outbound Control Line 2 | D (off)                         | D1                         | Data Terminal Ready    | CD                 |
| 15               | Set      | Outbound Control Line 2 | D (on)                          | D1                         | Data Terminal Ready    | CD                 |
| 16               | Clear    | Outbound Control Line 1 | A (off)                         | Loop Back (Modem)          | Loop Test (external)   | -                  |
| 17               | Set      | Outbound Control Line 1 | A (on)                          | Loop Back (Modem)          | Loop Test (external).  | -                  |

## TABLE X. DISCRETE SET/CLEAR FUNCTIONS

\*Internal function – no interface line affected.

## TABLE XI. STATUS WORD INTERPRETATION

| Word<br>Bit # | MIL-STD-188<br>Function | EIA-STD-RS232<br>Function | MIL-STD-188 and EIA-STD-RS232<br>Description                                   |
|---------------|-------------------------|---------------------------|--------------------------------------------------------------------------------|
| 20            | Parity Error            | Parity Error              | Serial channel detects a parity error on an input word.                        |
| 21            | Overrun                 | Overrun                   | Serial channel does not store an input word before another is transmitted.     |
| 22            | Break                   | Break                     | Serial channel does not detect a STOP-bit.<br>(Used in asynchronous mode only) |
| 23            | E Active                | Clear to Send             | Line is set "active" by an external device.                                    |

| Bit | VACALES<br>Function | VACALES<br>Description                                                           |
|-----|---------------------|----------------------------------------------------------------------------------|
| 21  | Overrun             | The serial I/O did not transfer to memory before another I/O word was received.  |
| 22  | Parity Error        | The serial I/O detected a parity error on an input data word.                    |
| 23  | Sync Error          | The inbound discrete control line, Sync<br>Error, was set by an external device. |

## **RESTRICTIVE NOTICE**

This manual is intended to inform the reader regarding the general construction, operational characteristics, and capabilities of the AN/UYK-20 computer. It should not, however, be considered as an equipment specification, and Sperry Univac in no way warrants the accuracy or completeness of the manual for procurement purposes. Products and services described herein are available for sale only to the federal government of the United States of America or its designees.

